# User's Guide

Publication number E8022-97002 July 2000

For Safety information, Warranties, and Regulatory information, see the pages behind the index.

© Copyright Agilent Technologies 1994-2000 All Rights Reserved

Solutions for the Hitachi SH7709A/29

#### Solutions for the Hitachi SH7709A/29—At a Glance

This manual describes several ways to connect an Agilent Technologies logic analysis system to your target system. These connections use an analysis probe (or custom probing), plus an emulation module (for an emulation solution).

## **Analysis Probe**

The analysis probe connects your logic analyzer to your target system for state and timing analysis. The analysis probe can be used with an Agilent Technologies 16600A/700A-series logic analysis system. The analysis probe can be purchased alone, or as part of an emulation solution.



If your target system has the appropriate connectors, you can connect the logic analyzer directly to the target system and use the emulation solution user interface software without the analysis probe.

#### **Emulation Module**

The emulation module plugs into your Agilent Technologies 16600A/700A-series logic analysis system frame. The emulation modules lets you use the target processor's built-in background debugging features, including run control and access to registers and memory. A high-level source debugger can use the emulation module to debug code running on the target system. You can connect the emulation module to the analysis probe or you can connect it to a debug port on the target system through the provided target interface module (TIM).



### **Emulation Solution**

The emulation solution includes an analysis probe, an emulation module, cables and adapters, and the Agilent Technologies B3759A Emulation Solution User interface software (For analyzing high-level code). This solution is designed to be used with an Agilent Technologies 16600A/700A-series logic analysis system.



## In This Book

This book documents the following products:

| Analysis Probe            |                                      |                                                                                                                                                                                      |
|---------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processors supported      | Agilent Technologies Product ordered | Includes                                                                                                                                                                             |
| SH7709A/29                | E8022A                               | E8022A QFP analysis probe and E5346A high density adaptor cables                                                                                                                     |
| <b>Emulation Solution</b> |                                      |                                                                                                                                                                                      |
| Processors supported      | Agilent Technologies Product ordered | Includes                                                                                                                                                                             |
| SH7709A/29                | E9505A                               | E8022A QFP analysis probe, E5346A high<br>density adaptor cables, 16610A emulation<br>module, E3469A target interface module (TIM),<br>B3759A #720 Emulation Solution User Interface |

## Contents

# 1 Overview 11

| Setup Checklist | 13 |  |
|-----------------|----|--|
| Setup Flowchart | 14 |  |

Setup Assistant 15

#### Analysis Probe 16

Equipment supplied 16
Minimum equipment required 18
Additional equipment supported 18
Logic analyzers supported 19
Logic analyzer software version requirements 20

#### Emulation Module 21

Equipment supplied 21 Minimum equipment required 22

Emulation Solution 23

Additional Information Sources 24

# 2 Installing Software on a 16600A/700A 25

To install the software from CD-ROM (16600A/700A) 28

# **3** Setting Up the Analysis Probe **29**

### Setting Up the Analysis Probe Hardware 31

Turn off the logic analyzer and the target system 31

To connect the Analysis Probe to the target system 32

To disconnect the Analysis Probe from the target system 33

To separate the Analysis Probe upper assembly from the probe head 34

To reconnect Analysis Probe and probe head 34

To connect the high-density adapter cables to the Analysis Probe 35

Setting up the Logic Analyzer 36

Connection Type 'A'

To connect to the 16600/1/2A analyzer 37

Connection Type 'B'

To connect to the 16550A one-card analyzer 38

Connection Type 'C'

To connect to the 16555/56/57A two-cards analyzer 39

Connection Type 'D'

To connect to the 16600/1A analyzer 40

Connection Type 'E'

To connect to the 16550A two-cards analyzer 41

Connection Type 'F'

To connect to the 16555/56/57A two-cards analyzer 42

Connection Type 'G'

To connect to the 16600A analyzer 43

Connection Type 'H'

To connect to the 16550A two-cards analyzer 44

Connection Type 'I'

To connect to the 16555/56/57A three-cards analyzer 45

# 4 Designing Connectors for Custom Probing for the B3759A #720 software 47

Direct Probing with GP Probes 49

Designing and Using Built-in Connectors 50

AMP Mictor 38 Connectors 52

Support shroud 53

Connecting the Logic Analyzer to the Target System Connectors 55

# 5 Installing the Emulation Module 57

To install the emulation module in a 16700A-series logic analysis system or a 16701A expansion frame 59

To install the emulation module in a 16600A-series logic analysis system 61

# **6** Connecting the Emulator **63**

Using the Emulation Control Interface 65

To start the Emulation Control Interface from the main System window (emulation module) 66

To start the Emulation Control Interface from the Workspace window (emulation module) 67

To start the Emulation Control Interface from the Workspace window (emulation probe) 67

Designing a Target System 68

Wiring the N-wire 68

#### Connecting the Emulator to the Target System 73

#### To update Firmware 74

To display current firmware version information 74

To update firmware for an emulation module using the Emulation Control Interface 74

To update firmware for an emulation module using the Setup Assistant 75

To connect to a target system using a debug port 76

To connect to a target system using an analysis probe 77

Configuring the Emulator 78

To configure using the Emulation Control Interface 79

#### Testing the emulator and target system 80

To test memory accesses 80
To test with a running program 8

# 7 Hardware Reference 81

Analysis probe-operating characteristics 83

Theory of operation 83

Analysis probe - signal-to-connector mapping 83

Circuit Board Dimensionss 89

Emulation module - Operating characteristics 90

Processor Compatibility 90

Emulation Module Electrical Characteristics 91

Emulation Module Environmental Characteristics 92

# **8** Troubleshooting the Analysis Probe 93

Logic Analyzer Problems 95

Intermittent data errors 95 Unwanted triggers 95 No activity on activity indicators 96 No trace list display 96 Analyzer won't power up 96

#### Analysis Probe Problems 97

Target system will not boot up 97 Erratic trace measurements 98 Capacitive loading 98

#### State Analysis Problems 99

No inverse assembly or incorrect inverse assembly 99

#### Intermodule Measurement Problems 101

An event wasn't captured by one of the modules 101

#### Analysis Probe Messages 102

- "Measurement Initialization Error" 102
- "No Configuration File Loaded" 104
- "Selected File is Incompatible" 104
- "Slow or Missing Clock" 104
- "Time from Arm Greater Than 41.93 ms" 105
- "Waiting for Trigger" 105

#### Returning Parts to Agilent Technologies for Service 106

To return a part to Agilent Technologies 106 To obtain replacement parts 107

Cleaning the Instrument 107

# 9 Troubleshooting the Emulation Module 109

#### Contents

| Emulation Mod                         | lule Troubleshooting Guide 111                                                    |
|---------------------------------------|-----------------------------------------------------------------------------------|
| Status Lights                         | 112                                                                               |
| Emulation Modu                        | ale Built-in Commands 113                                                         |
|                                       | emulation module 113<br>i-in commands 114                                         |
| Problems with th                      | ne Target System 116                                                              |
| What to check to the To interpret the |                                                                                   |
| Problems with the                     | ne LAN Interface 120                                                              |
|                                       | nication does not work 120<br>g time to connect to the network 121                |
| Problems with th                      | ne Emulation Module 122                                                           |
| (emulation mod                        | t-in performance verification test using the logic analysis system dule only) 122 |
| To run complete<br>module only)       | e performance verification tests using a telnet connection (emulation 123         |
| If a performanc                       | re verification test fails 125                                                    |
| Problem with the                      | e TIM 126                                                                         |
| To perform the                        | TIM only PV tests with an emulation probe/module 126                              |
| Returning Parts t                     | to Agilent Technologies for Service 128                                           |
| To return a part<br>To obtain repla   | t to Agilent Technologies 128<br>cement parts 129                                 |
| Cleaning the Inst                     | trument 130                                                                       |

1

Overview

# Overview

## This chapter describes:

- Setup Checklist
- Equipment used with the emulation probe
- Connection sequences for the emulation probe
- Equipment used with the emulation module
- Additional information sources

# Setup Checklist

Follow these steps to connect your equipment:

- Check that you received all of the necessary equipment. See pages 16 and 21.
- If you need to install an emulation module in an Agilent Technologies 16600A/700A series logic analysis system, see page 57.
- Install the software. See page 15.
- Use the Setup Assistant to help you connect and configure the analysis probe and emulation module. See page 15.

# Setup Flowchart



## Setup Assistant



The Setup Assistant is an online tool for connecting and configuring your logic analysis system for microprocessor and bus analysis. The Setup Assistant is available on the Agilent Technologies 16600A and 16700A-series logic analysis systems. You can use the Setup Assistant in place of the connection and configuration procedures provided in this manual.

This menu-driven tool will guide you through the connection procedures for connecting the logic analyzer to an Analysis Probe, an emulation module, or other supported equipment. It will also guide you through connecting an Analysis Probeto the target system.

Start the Setup Assistant by clicking its icon in the system window.



If you ordered this Analysis Probe or emulation solution with your Agilent Technologies 16600A/700A-series logic analysis system, the logic analysis system has the latest software installed, including support for this product. If you received this product after you received your logic analysis system, see the "Installing Software" chapter.

# **Analysis Probe**

This section lists equipment supplied with the analysis probe and equipment requirements for using the analysis probe.

## Equipment supplied

The equipment supplied with the analysis probe is shown in the illustration on the next page. It is listed below.

- Agilent Technologies E8022A analysis probe circuit board.
- An elastomeric probe adaptor.
- A retainer kit.
- Three Agilent Technologies E5346A high-density adaptor cables.
- Logic analyzer configuration files on a CDROM (for Agilent Technologies 16600A/700A series logic analysis systems).
- This User's Guide



Equipment Supplied with the Agilent Technologies E8022A Analysis Probe

## Minimum equipment required

For state and timing analysis of an SH7709A/29 target system, you need all of the following items.

- The Agilent Technologies E8022A Analysis Probe.
- One of the logic analyzers listed on page 19.

## Additional equipment supported

#### **Emulation module**

The Agilent Technologies E8022A has a built-in connector for an Agilent Technologies 16610A emulation module.

#### Agilent Technologies B3759A #720 Interface Software

The interface software can be used with the analysis probe to control your logic analyzer and inverse assembly of the trace result.

# Logic analyzers supported

The Agilent Technologies E8022A and B3759A #720 require minimum of six logic analyzer pods (136 channels) for inverse assembly.

## **Logic Analyzers Supported**

| Logic<br>Analyzer       | Channel<br>Count | State Speed | Timing Speed | Memory<br>Depth |  |
|-------------------------|------------------|-------------|--------------|-----------------|--|
| 16602A                  | 102              | 100 MHz     | 125 MHz      | 64 k states     |  |
| 16601A                  | 136              | 100 MHz     | 125 MHz      | 64 k states     |  |
| 16600A                  | 208              | 100 MHz     | 125 MHz      | 64 k states     |  |
| 16550A<br>(one cards)   | 102              | 100 MHz     | 250 MHz      | 4 k states      |  |
| 16550A<br>(two cards)   | 204              | 100 MHz     | 250 MHz      | 4 k states      |  |
| 16555A<br>(two cards)   | 136              | 110 MHz     | 250 MHz      | 1 M states      |  |
| 16555A<br>(three cards) | 204              | 110 MHz     | 250 MHz      | 1 M states      |  |
| 16555D<br>(two cards)   | 136              | 110 MHz     | 250 MHz      | 2 M states      |  |
| 16555D<br>(three cards) | 204              | 110 MHz     | 250 MHz      | 2 M states      |  |
| 16556A<br>(two cards)   | 136              | 100 MHz     | 200 MHz      | 1M states       |  |
| 16556A<br>(three cards) | 204              | 100 MHz     | 200 MHz      | 1M states       |  |
| 16556D<br>(two cards)   | 136              | 100 MHz     | 200 MHz      | 2 M states      |  |
| 16556D<br>(three cards) | 204              | 100 MHz     | 200 MHz      | 2 M states      |  |
| 16557D<br>(two cards)   | 136              | 135 MHz     | 500 MHz      | 4 M states      |  |
| 16557D<br>(three cards) | 204              | 135 MHz     | 500 MHz      | 4 M states      |  |

# Logic analyzer software version requirements

The logic analyzer must have the latest software to make a measurement with the Agilent Technologies E8022A. The latest Agilent Technologies 16600A/16700A logic analyzer software version is on the CDROM shipped with this product.

## **Emulation Module**

This section lists equipment supplied with the emulation module and lists the minimum equipment required to use the emulation module.

## Equipment supplied

The equipment supplied with your emulation module includes:

- An Agilent Technologies 16610A emulation module. If you ordered an emulation module as part of your Agilent Technologies 16600A or 16700A logic analysis system, it is already installed in the frame.
- A target interface module (TIM) circuit board.
- A emulation module loopback test board (Agilent part number E3496-66502).
- Firmware for the emulation module on a CD-ROM.
- A 50-pin ribbon cable for connecting the emulation module to the target interface module.
- A 14-pin ribbon cable for connecting the target interface module to the target system.
- A 30-pin ribbon cable for connecting the target interface module to the target system.
- A 36-pin ribbon cable for connecting the target interface module to the target system.
- One Torx T-8, one Torx T-10, and one Torx T-15 screwdriver (if the emulation module was not installed at the factory).
- This User's Guide.



Equipment Supplied with the Agilent Technologies E3469A Emulation Module

## Minimum equipment required

The following equipment is required to use the emulation module:

- A method for connecting to the target system. The Agilent Technologies E8022A analysis probe provides a debug port connector. You can also design a debug port connector on the target system.
- An Agilent Technologies 16600A or 16700A logic analysis system.
- A user interface on the host computer, such as B3759A#720 Emulation Solution Interface or 3rd party's high-level source debugger .

# **Emulation Solution**

An emulation solution uses the equipment and software already described in this chapter.

The combination of an analysis probe, an emulation module, and an Agilent Technologies 16600A or 16700A logic analysis system lets you both trace and control microprocessor activity on the target system.

The analysis probe supplies signals from the target microprocessor to the logic analyzer. A configuration file sets up the logic analyzer to properly interpret these signals.

You can use a Agilent Technologies B3759A #720 interface software to configure and control the target processor and to download program code.

## **Additional Information Sources**

Additional or updated information can be found in the following places:

Newer editions of this manual may be available. Contact your local Agilent Technologies representative.

If you have a probing adapter, the instructions for connecting the probe to your target microprocessor are in the **Probing Adapter** documentation.

Application notes may be available from your local Agilent Technologies representative or on the World Wide Web at:

#### http://www.agilent.com/find/logicanalyzer

If you have an Agilent Technologies 16600A or 16700A logic analysis system, the **online help** for the Emulation Control Interface has additional information on using the emulation module.

The **measurement examples** include valuable tips for making emulation and analysis measurements. You can find the measurement examples under the system help in your Agilent Technologies 16600A/700A logic analysis system.

Installing Software on a 16600A/700A

# Installing Software on a 16600A/700A

This chapter explains how to install the software you will need for your analysis probe or emulation solution.

#### **Installing and loading**

**Installing** the software will copy the files to the hard disk of your logic anlysis system. Later, you will need to **load** some of the files into the appropriate hardware module.



#### What needs to be installed

#### Agilent Technologies 16600A/700A-series logic analysis systems

If you ordered an emulation solution with your logic analysis system, the software was installed at the factory.

The following files are installed when you install a processor support package from the CD-ROM:

- Logic analysis system configuration files
- Personality files for the Setup Assistant
- Emulation module firmware (for emulation solutions)
- Emulation Control Interface (for emulation solutions)

### To install the software from CD-ROM (16600A/700A)

Installing a processor support package from a CD-ROM will take just a few minutes. If the processor support package requires an update to the Agilent Technologies 16600A/700A operating system, installation may take approximately 15 minutes. If the CD-ROM drive is not connected, see the instructions printed on the CD-ROM package.

- 1 Turn on the CD-ROM drive first and then turn on the logic analysis system. If the CD-ROM and analysis system are already turned on, be sure to save any acquired data. The installation process may reboot the logic analysis system.
- 2 Insert the CD-ROM in the drive.
- 3 Click the System Admin icon.
- 4 Click the **Software Install** tab.

  Change the media type to "CD-ROM" if necessary.
- 5 Click Apply.
- 6 From the list of types of packages, double-click "PROC-SUPPORT." A list of the processor support packages on the CD-ROM will be displayed.
- 7 Click on the "SH3" package.

If you are unsure if this is the correct package, click Details for information on what the package contains.

8 Click Install....

The Continue dialog box will appear.

9 Select Continue.

The Software Install dialog will display "Progress: completed successfully" when the installation is complete.

**10** If required, the system will automatically reboot. Otherwise, close the software installation windows.

The configuration files are stored in /hplogic/configs/hp/sh3/sh7709 or sh7729

See Also

The instructions printed on the CD-ROM package for a summary of the installation instructions.

The online help for more information on installing, licensing, and removing software.

Setting Up the Analysis Probe

# Setting Up the Analysis Probe

This chapter shows you how to connect the logic analyzer to the target system throught the analysis probe. If you are using custom probing, turn to page 48.

If you are connecting to an Agilent Technologies 16600A-series or 16700A series logic analyzer, use the Setup Assistant to connect and configure your system (see page15). Use this manual for additional information, if desired.

If you are not using the Setup Assistant, follow the instructions given in this chapter. This chapter covers the following tasks; the order shown here is the recommended order for performing these tasks.

- •Read the power on/off sequence
- •Connect the analysis probe to the target system
- •Connect the analysis probe to the logic analyzer

# Setting Up the Analysis Probe Hardware

Setting up the Analysis Probehardware consists of the following major steps:

- Turn off the logic analyzer and the target system.
- Connect the Elastomeric Probing System retainer to the target system.
- Attach the Analysis Probe circuit board and adapter to the retainer.
- Attach the labels to the Agilent Technologies E5346A High-Density cables, then connect the cables to the Analysis Probe.
- Connect the logic analyzer pods to the high-density adapter cables.

The remainder of this section describes these general steps in more detail.

## Turn off the logic analyzer and the target system

To protect your equipment, remove the power from both the logic analyzer and the target system before you make or break connections. The logic analyzer should always be powered up before the target system. When powering down, power down the target system first and then power down the logic analyzer.

## To connect the Analysis Probe to the target system

Use the following steps to connect the Analysis Probeto the target system.

#### **CAUTION**

**Equipment Damage.** To prevent equipment damage, be sure to remove power from both the target system and the logic analyzer whenever the Analysis Probeis being connected or disconnected.

- 1 Turn off the target system and logic analyzer.
- 2 Using the instructions in the Agilent Technologies QFP Elastomeric Probing System Installation Guide:
  - Prepare to attach the Retainer to the QFP microprocessor
  - Test the alignment before adhering the Retainer
  - Adhere the Retainer to the QFP microprocessor
  - Install the Agilent Technologies E8022A Analysis Probeas described in "Install the Probe Adapter"
- 3 Using the illustration on the next page, note the following indicators:
  - position of Pin 1 on the microprocessor
  - position of little pin on the retainer
  - position of little hole on the probe adapter

#### **CAUTION**

Serious damage to the target system or Analysis Probe can result from incorrect connection. Note the position of pin 1 on the target system and Analysis Probe prior to making any connection. Also, take care to align the pins so that all pins are making contact.



Pin 1 Alignment for Target System and Analysis Probe

# To disconnect the Analysis Probe from the target system

Use the following steps to disconnect the Analysis Probefrom the target system.

- 1 Remove power from the target system.
- 2 Remove power from the logic analyzer.
- 3 Unscrew the knurled nut.
- 4 Lift the Analysis Probe straight up.

# To separate the Analysis Probe upper assembly from the probe head

Agilent Technologies does not recommend separating the Analysis Probe upper assembly from the elastomeric probe head. However, unforeseen circumstances might require you to separate the assembly.

Use the Cam Tool supplied. Insert the tool into the first side as shown in the following illustration, and rotate it until the connectors begin to separate. Repeat this process for the other three sides in consecutive order until the Analysis Probe upper assembly and the elastomeric probe head are separated.



## To reconnect Analysis Probe and probe head

Place the elastomeric probe head in its protective cover. Orient the elastomeric probe head and the Analysis Probe upper assembly as shown in the illustration on the previous page. As you begin to insert the pins of the Analysis Probe upper assembly into the sockets on the elastomeric probe head, ensure that all of the pins are engaging. Look closely at both ends of all four sockets to ensure all pins are properly mated. Gently apply pressure until the connectors are fully mated.

# To connect the high-density adapter cables to the Analysis Probe

The high-density adapter cables, and labels to identify them, are included with the Agilent Technologies E8022A Analysis Probe. The labels identify the cables by the pod number, and "o" or "e" (for odd or even). Attach the labels to the cables, then connect the cables to the connectors on the Analysis Probeas shown in the following illustrations.



**High-Density Adapter Cables** 

# Setting up the Logic Analyzer

Connect the logic analyzer pod cables to the logic analyzer and to the mictor connector on the Analysis Probe. Required number of pods depend on which memory type you are using, how many wait cycles are interleaved, and speed of your target system's CKIO speed. See table below, then refer to the pod diagram for the analyzer you are using.

| External<br>Bus Speed | Memory Types Combination |        | Description          | PODs                                                               | Minimum Logic | Config                 | Connec-   |           |
|-----------------------|--------------------------|--------|----------------------|--------------------------------------------------------------------|---------------|------------------------|-----------|-----------|
|                       | Other                    | EDO    | SDRAM                | 1                                                                  |               | Analyser supported     | File      | tion Type |
| <=40MHz<br>(*1)(*2)   | D.C.                     | D.C.   | D.C.                 | Any memory combinations with external bus speed of 40MHz or slower | 6             | 16602A                 | SH7709F_0 | Α         |
|                       |                          |        |                      |                                                                    |               | 16700A+16550A          | SH7709F_0 | В         |
|                       |                          |        |                      |                                                                    |               | 16700A+16555/6/7x2(*2) | SH7709M_0 | С         |
| (*2)  D.1  YE (W.     | YES                      | YES NO | NO                   | Any types of memory<br>other than EDO-DRAM<br>or SDRAM             | 6             | 16602A                 | SH7709F_1 | Α         |
|                       |                          |        |                      |                                                                    |               | 16700A+16550A          | SH7709F_1 | В         |
|                       |                          |        |                      |                                                                    |               | 16700+16555/6/7x2(*2)  | SH7709M_1 | С         |
|                       | D.C. Y                   | YES NO | NO                   | EDO-DRAM with any types of memory                                  | 8             | 16601A                 | SH7709F_2 | D         |
|                       |                          |        |                      |                                                                    |               | 16700A+16550Ax2        | SH7709F_2 | Е         |
|                       |                          |        |                      |                                                                    |               | 16700A+16555/6/7x2(*2) | SH7709M_2 | F         |
|                       | YES NO (w/wait)          | NO     | O YES                | SDRAM with other RAM with wait cycle                               | 8             | 16601A                 | SH7709F_3 | D         |
|                       |                          |        |                      |                                                                    |               | 16700A+16550Ax2        | SH7709F_3 | E         |
|                       |                          |        |                      |                                                                    |               | 16700A+16555/6/7x2(*2) | SH7709M_3 | F         |
|                       | YES N (no-wait)          | NO YES | SDRAM with other RAM | 10                                                                 | 16600A        | SH7709F_4              | G         |           |
|                       |                          |        |                      | with no-wait cycle                                                 |               | 16700A+16550Ax2        | SH7709F_4 | Н         |
|                       |                          |        |                      |                                                                    |               | 16700A+16555/6/7x3(*2) | SH7709M_4 | I         |

D.C. = Don't Care

 $<sup>(*1) \</sup> Condition \ of <= 40 MHz: \ CKIO(cycle) = min25 ns, \ CKIO(low) = min10 ns, \ CKIO(high) = min10 ns$ 

<sup>(\*2)</sup> You may use any memory combinations under the bus speed of 50MHz using 16557. Condition of <=50MHz: CKIO(cycle) = min20ns, CKIO(low)=min7.5ns, CKIO(high)=min7.5ns

# Connection Type 'A' To connect to the 16600/1/2A analyzer



# Connection Type 'B' To connect to the 16550A one-card analyzer



# Connection Type 'C' To connect to the 16555/56/57A two-cards analyzer



# Connection Type 'D' To connect to the 16600/1A analyzer



## Connection Type 'E' To connect to the 16550A two-cards analyzer



# Connection Type 'F' To connect to the 16555/56/57A two-cards analyzer



# Connection Type 'G' To connect to the 16600A analyzer



## Connection Type 'H' To connect to the 16550A two-cards analyzer



## Connection Type 'I' To connect to the 16555/56/57A three-cards analyzer



#### **CAUTION**

All operations must be done on the Agilent Technologies B3759A (Agilent Technologies Emulation Interface Software) except for the "Setup Assistant".

After finishing "Setup Assistant", don't touch anything on the state analysis listing window, although it pops up. Any changing on this window migt cause a fatal error on a Agilent Technologies B3759A (Agilent Technologies Emulation Interface Software).

You can still operate other modules like analog scope. Also as long as you don't remove a state analysis machine, you can operate a workspace to perform cross domain measurement.

Designing Connectors for Custom Probing for the B3759A #720 software

## Designing Connectors for Custom Probing for the B3759A #720 software

This chapter shows you how to design logic analyzer connectors on your target system for use with the Agilent Technologies B3759A #720 emulation solution user interface software.

If you are using an Agilent Technologies E8022A analysis probe, skip this chapter.

This chapter consists of the following sections:

- •Using the General Purpose (GP) probes
- •Designing logic analyzer connectors on your target system for the Agilent Technologies B3759A #720 emulation solution user interface software.

### Direct Probing with GP Probes

If you are using general-purpose (GP) probes, connect the individual probes to the signals according to the signal-to-connector mapping tables, as shown in chapter 10. Use the figures in chapter 3 to determine which logic analyzer pods to use for the signal groups.

It is helpful to label the probe headers before installing the probes. You should connect the ground signal for the analyzer clock(s), and two to four signal grounds per pod.

### Designing and Using Built-in Connectors

You can design analyzer-compatible connectors into the target board, and connect the logic analyzer cables to these connectors according to the figures in chapter 3. The primary concerns when using built-in connectors are:

- •The board real estate required by the connectors
- •Ensuring that the logic analyzer connection is properly terminated
- •Ensuring that the microprocessor pins connect to the proper logic analyzer probes. See the "Hardware Reference" chapter for pinouts.

The connection scheme shown in this section uses 38-pin connectors on the target sysem, and high-density termination cables to connect to the logic analyzer. Each connector and cable supports two logic analyzer pods. The part numbers for built-in connectors and cables are shown below. An illustration of the components is shown on the following page.

#### Part Numbers for Built-in Connectors and Cables

| Part Number                          | Description                                                                                                |
|--------------------------------------|------------------------------------------------------------------------------------------------------------|
| Agilent 1252-7431, or AMP 2-767004-2 | 2 x 19 header. A minimum of three connectors (six logic analyzer pods) is required; up to six may be used. |
| Agilent E5346-44701                  | Optional connector-support shroud                                                                          |
| Agilent E5346A                       | High-density termination cable. One required for each 2x19 connector.                                      |



Connectors, Shroud, and High-density Termination Cables

#### **AMP Mictor 38 Connectors**

Each Mictor 38 connector carries 32 signals plus two clocks (CLK1 for two logic analyzer pods). The high-density termination cables are required to connect the logic analyzer cables to the connector (Agilent part number E5346A). These cables contain the required termination. One cable is required for every two logic analyzer pods.

The figure on the previous page shows the pinout for a Mictor 38 connector. Refer to the "Hardware Reference" chapter (page <Reference>) for the tables showing the microprocessor signals for each pin. Note that the +5V pin (pin 1) is used to supply power from the logic analyzer to any active devices on an interface board. In most instances, this pin should not be used.

To increase the structural support for the cables, you can also use cable support shrouds (Agilent part number E5346-44701) on each connector. The figures on the following page show the mechanical layouts for the shrouds and headers.

#### **Design Considerations**

The connector must be located close enough to the target signal so that the stub length created is less than  $^1/_5$  the  $T_r$  (bus risetime, see figure below). For PC board material, (er = 4.9) and  $Z_o$  in the range of 50 - 80 $\Omega$ , use a propagation delay of 160 ps/inch of stub.

Each probed signal line must be able to supply a minimum of 600 mV to the probe tip and handle a minimum of 90 K $\Omega$  shunted by 10 pF. The maximum input voltage to the high-density cables is  $\pm 40$ V peak.



2x19 Header Design Rules

### Support shroud

The support shrouds (Agilent part number E5346-44701) provides additional strain relief between the connectors and the high-density termination cables. The shroud requires two through-hole connections to the target board. It fits around the header, and mounts directly to the target board. The following figures show the mechanical connections for the shrouds and connectors.



**Support Shroud Mechanical Information** 



2x19 Header Mechanical Information

# Connecting the Logic Analyzer to the Target System Connectors

The procedures for connecting and configuring the logic analyzer are listed in chapter 3.

Installing the Emulation Module

### Installing the Emulation Module

This chapter shows you how to install an emulation module in your Agilent Technologies 16600A/700A-series logic analysis system.

If your emulation module is already installed in your logic analysis system frame, you may skip this chapter.

#### **CAUTION**

These instructions are for trained service personnel. To avoid dangerous electric shock, do not perform any service unless qualified to do so. Do not attempt internal service or adjustment unless another person, capable of rendering first aid and resuscitation, is present.

Electrostatic discharge can damage electronic components. Use grounded wriststraps and mats when you handle modules.

### To install the emulation module in a 16700A-series logic analysis system or a 16701A expansion frame

You will need T-10 and T-15 Torx screw drivers.

- 1 Turn off the logic analysis system and REMOVE THE POWER CORD. Remove any other cables (such as probes, mouse, or video monitor).
- 2 Turn the logic analysis system frame upside-down.
- 3 Remove the bottom cover.



**4** Remove the slot cover. You may use either slot.



#### 5 Install the emulation module.



6 Connect the cable and re-install the screws.

You may connect the cable to either of the two connectors. If you have two emulation modules, note that many debuggers will work only with the "first" module: the one toward the top of the frame ("Slot 1"), plugged into the connector nearest the back of the frame.



- 7 Reinstall the bottom cover, then turn the frame right-side-up.
- **8** Plug in the power cord, reconnect the other cables, and turn on the logic analysis system.

The new emulation module will be shown in the system window.

See page 15 for information on giving the emulation module a "personality" for your target processor.

60

### To install the emulation module in a 16600A-series logic analysis system

You will need T-8, T-10, and T-15 Torx screw drivers.

- 1 Turn off the logic analysis system and REMOVE THE POWER CORD. Remove any other cables (such as probes, mouse, or video monitor).
- 2 Slide the cover back.



3 Remove the slot cover.



- 4 Install the emulation module.
- 5 Connect the cable and re-install the screws.



6 Reinstall the cover.

Tighten the screws snugly (2 N•m or 18 inch-pounds).

7 Plug in the power cord, reconnect the other cables, and turn on the logic analysis system.

The new emulation module will be shown in the system window.

See Also

See page 15 for information on giving the emulation module a "personality" for your target processor.

Connecting the Emulator

### Connecting the Emulator

This chapter shows you how to connect the emulator to the target system and how to configure the emulator and target processor.

#### Overview

Here is a summary of the steps for connecting and configuring the emulator:

- 1 Make sure the target system is designed to work properly with the emulator. (Page 68.)
- Install the emulation module in your logic analysis system, if necessary. (Page 57.)
  - If you are connecting an emulation module to an Agilent Technologies 16600A/700A-series logic analysis system, use the Setup Assistant to guide you through steps 3-4.
- 3 Connect the emulator to your target system using the 50-pin cable and the TIM or an analysis probe. (Page 73.)
- 4 Update the firmware of the emulator, if necessary. (Page 15.)
- 5 Verify communication between the emulator and the target.
- **6** Configure the emulator
- 7 Test the connection between the emulator and the target.
- 8 Connect a debugger to the emulator, if applicable.

### Using the Emulation Control Interface

The Emulation Control Interface in your Agilent Technologies 16600A/700A-Series logic analysis system allows you to control an emulator (an emulation module or an emulation probe).

As you set up the emulator, you will use the Emulation Control Interface to:

- Update firmware (which preloads or changes the processor-specific personality of the emulator).
- Change the LAN port assignment (rarely necessary).
- Run performance verification tests on the emulator.

The Emulation Control Interface allows you to:

- Run, break, reset, and step the target processor.
- Set and clear breakpoints.
- Read and write registers.
- Read and write memory.
- Read and write I/O memory.
- View memory in mnemonic form.
- Read and write the emulator configuration.
- Download programs (in Motorola S-Record or Intel Hex format) to the target system RAM or ROM.
- View emulator status and errors.
- Write and play back emulator command script files.

If you have an emulation probe, this interface also allows you to configure the LAN address of the emulation probe.

Using the logic analysis system's intermodule bus does not require the Emulation Control Interface to be running. If the emulation module icon is in the Intermodule window, then it will be able to send and receive signals. Therefore if you are using a debugger, you can use an analyzer to cause a break.

Using a debugger with the Emulation Control Interface is not recommended because:

- The interface can get out of synchronization when commands are issued from both interfaces. This causes windows to be out-of-date and can cause confusion.
- Most debuggers cannot tolerate another interface issuing commands and may not start properly if another interface is running.

All of the Emulation Control Interface windows provide online help with a Help button or a Help->On this window menu selection. Refer to the online help for complete details about how to use a perticular window.

To start the Emulation Control Interface from the main System window (emulation module)

- 1 In the System window, click the emulation module icon.
- 2 Select Start Session....



See Also

### To start the Emulation Control Interface from the Workspace window (emulation module)

- 1 Open the Workspace window.
- 2 Drag the Emulator icon onto the workspace.
- 3 Right-click the Emulator icon, and then select **Start Session...**.



### To start the Emulation Control Interface from the Workspace window (emulation probe)

If you have a stand-alone emulation probe connected to the logic analysis system via LAN, use the Emulation Probe icon instead of the Emulation Module icon.

- 1 Open the Workspace window.
- 2 Drag the Emulation Probe icon onto the workspace.
- 3 Right-click the Emulation Probe icon, and select Start Session....



4 In the Session window, enter the IP address or LAN name of the emulation probe, then click **Start Session**.

### Designing a Target System

This section will help you design a target system that will work with the Agilent Technologies E3469A Emulation Probes or Emulation Modules.

### Wiring the N-wire

To connect the Agilent Technologies E3469A Emulation Probe to your target system, you have to prepare 14, 30 or 36-pin signals called N-wire on your target system using the appropriate connector. Agilent Technologies recommends 30-pin connector on your target system. You must use either 30 or 36-pin connector on your target system in order to use the real-time trace feature of the SH7709A/29 with the Agilent Technologies emulation probe. (You also need the Agilent Technologies E5903A #720 Trace Port Analyzer for the real-time trace.)

#### N-wire (For using 3M 14-pin connector)

| Cable Pin<br>Number          | Signal                     | SH7709A/29 Pin Number<br>QFP |
|------------------------------|----------------------------|------------------------------|
| 1                            | TCK                        | 139                          |
| 3                            | /TRST                      | 136                          |
| 5                            | TDO                        | 120                          |
| 7                            | /ASEBRKAK                  | 128                          |
| 9                            | TMS                        | 137                          |
| 11                           | TDI                        | 138                          |
| 13                           | /RESETP                    | 193                          |
| 8                            | I/O V <sub>DD</sub> (3.3V) |                              |
| Even Pins (Except for pin 8) | V <sub>SS</sub>            |                              |

Pin assignments for 14-pin connector is the following.



### 14-pin connector

You can use following connectors.

| Supplier              | <b>Product Number</b> | Description                           |
|-----------------------|-----------------------|---------------------------------------|
| Sumitomo3M<br>(Japan) | 7614-6002             | Low profile straight header connector |
| 3M (U.S.A)            | 2514-6002UB           | Low profile straight header connector |

#### N-wire (For using AMP 30-pin connector)

| Cable Pin<br>Number | Signal  | SH7709A/29<br>Pin | Cable Pin<br>Number | Signal     | SH7709A/29<br>Pin |
|---------------------|---------|-------------------|---------------------|------------|-------------------|
| 1                   | /RESETP | 193               | 16                  | GND        | -                 |
| 2                   | GND     | -                 | 17                  | TDI        | 138               |
| 3                   | AUDCK   | 151               | 18                  | GND        | -                 |
| 4                   | GND     | -                 | 19                  | TMS        | 137               |
| 5                   | AUDATA0 | 135               | 20                  | GND        | -                 |
| 6                   | GND     | -                 | 21                  | TDO        | 120               |
| 7                   | AUDATA1 | 133               | 22                  | GND        | -                 |
| 8                   | GND     | -                 | 23                  | TRST       | 136               |
| 9                   | AUDATA2 | 131               | 24                  | ASEMD0     | 127               |
| 10                  | GND     | -                 | 25                  | GND        | -                 |
| 11                  | AUDATA3 | 130               | 26                  | ASEBRKAK   | 128               |
| 12                  | GND     | -                 | 27                  | /RST0      | -                 |
| 13                  | AUDSYNC | 94                | 28                  | GND        | -                 |
| 14                  | GND     | -                 | 29                  | VccQ(3.3v) | -                 |
| 15                  | TCK     | 139               | 30                  | TRG        | -                 |

Pin assignments for the 30-pin connector is the following.



### 30-pin connector

You can use following connectors.

| Supplier | <b>Product Number</b> | Description                  |
|----------|-----------------------|------------------------------|
| AMP      | 104068-3              | Header Assembly, Vertical    |
| AMP      | 104069-5              | Header Assembly, Right Angle |

### N-wire (For using Hirose 36-pin connector)

| Cable Pin<br>Number | Signal   | SH7709A/29<br>Pin | Cable Pin<br>Number | Signal    | SH7709A/29<br>Pin |
|---------------------|----------|-------------------|---------------------|-----------|-------------------|
| 1                   | NC       | -                 | 19                  | TMS       | 137               |
| 2                   | GND      | -                 | 20                  | GND       | -                 |
| 3                   | AUDATA0  | 135               | 21                  | /TRST     | 136               |
| 4                   | GND      | -                 | 22                  | GND       | -                 |
| 5                   | AUDATA1  | 133               | 23                  | TDI       | 138               |
| 6                   | GND      | -                 | 24                  | GND       | -                 |
| 7                   | AUDATA2  | 131               | 25                  | TDO       | 120               |
| 8                   | GND      | -                 | 26                  | GND       | -                 |
| 9                   | AUDATA3  | 130               | 27                  | /ASEBRKAK | 128               |
| 10                  | GND      | -                 | 28                  | GND       | -                 |
| 11                  | /AUDSYNC | 94                | 29                  | Vdd       | -                 |
| 12                  | GND      | -                 | 30                  | GND       | -                 |
| 13                  | NC       | -                 | 31                  | /RESET    | 193               |
| 14                  | GND      | -                 | 32                  | GND       | -                 |
| 15                  | NC       | -                 | 33                  | GND       | -                 |
| 16                  | GND      | -                 | 34                  | GND       | -                 |
| 17                  | TCK      | 139               | 35                  | AUDCK     | 151               |
| 18                  | GND      | -                 | 36                  | GND       | -                 |

Pin assignments for the 36-pin connector is the following.





TopView

### 36-pin connector

You can use following connectors.

| Supplier | <b>Product Number</b>                  | Description                            |
|----------|----------------------------------------|----------------------------------------|
| Hirose   | DX10M-36S<br>DX10M-36SE<br>DX10GM-36SE | One touch lock receptacle, right angle |

#### **CAUTION**

Locate the connector within 10cm (4 inches) from the microprocessor on your target system. If the N-wire connector is located further than 10cm (4 inches) away from the microprocessor, Agilent Technologies E3469A Emulation Probe may not work correctly.

### $Target\ V_{DD}$

The Agilent Technologies E3469A Emulaiton Module may draw up to  $10\,\mathrm{mA}$  from target  $V_{DD}.$ 

# Connecting the Emulator to the Target System

Choose one of the following methods for connecting the emulator to a target system.

- Directly through a debug port connector on the target board.
- Through an Agilent Technologies E8022A analysis probe, which provides a direct connection to the debug port pins.

After you have connected the emulator to your target system, you may need to update the firmware in the emulator.

#### **CAUTION**



- Turn off the target system and disconnect it from all power sources when connecting the emulator to your target system.
- Electrostatic discharge can damage electronic components. Use grounded wriststraps and mats when you handle the target interface module.

#### See Also

For information on designing a debug port on your target board, see page 68. For a list of the parts supplied with the emulator, see page 21.

# To update Firmware

Always update firmware by installing a processor support package. This will ensure that the version of the Emulation Control Interface software is compatible the version of the emulator firmware.

## To display current firmware version information

1 In the Update Firmware window, click Display Current Version.

There are usually two firmware version numbers: one for "Generics" and one for the personality of your processor.

# To update firmware for an emulation module using the Emulation Control Interface

- 1 End any run control sessions which may be running.
- 2 In the Workspace window, remove any Emulator icons from the workspace.
- 3 Install the processor support package from the CD-ROM, if necessary.
- 4 In the system window, click the emulation module and select **Update Firmware...**



- 5 In the Update Firmware window, select the firmware to load into the emulation module.
- 6 Click Update Firmware.

In about 20 seconds, the firmware will be installed and the screen will update to show the current firmware version.

See Also

"Installing Software" beginning on page 38 for instructions on how to install the processor support package from the CD-ROM.

# To update firmware for an emulation module using the Setup Assistant

The Setup Assistant is an online tool for connecting and configuring your logic analysis system for microprocessor and bus analysis. The Setup Assistant is available on the Agilent Technologies 16600A and 16700A-series logic analysis systems.

This menu-driven tool will guide you through the connection procedures for connecting the logic analyzer to an analysis probe, an emulation module, or other supported equipment. It will also guide you through connecting an analysis probe to the target system.

Do not use the Setup Assistant to connect an emulation probe if you already have an emulation module installed.

- 1 Install the processor support package from the CD-ROM.
- 2 Start the Setup Assistant by clicking its icon in the system window.



3 Follow the instructions displayed by the Setup Assistant.

See Also

Page 51 for instructions on how to install a the processor support package from the CD-ROM.

# To connect to a target system using a debug port

The emulator can be connected to a target system through a debug port. The emulator should be connected to a 14, 30, or 36-pin connector on the target system using the cable assembly provided.

- 1 Turn off the target system and disconnect it from all power sources.
- 2 Plug one end of the 50-pin cable into the emulator.



- 3 Plug the other end of the 50-pin cable into the target interface module.
- 4 Plug one end of the 14, 30, or 36-pin cable into the target interface module.
- 5 Plug the other end of the 14, 30, or 36-pin cable into the debug port on the target system.



6 Turn on the power to the logic analysis system and then the target system.

#### **CAUTION**



Be careful to orient the connector as it appears on the target interface module. If the connector is rotated, your target system or the emulator may be damaged.

See Also

"Designing a Target System" (page 68) for information on designing a target system for use with the emulator.

# To connect to a target system using an analysis probe

- 1 Remove power from the target system.
- 2 Plug one end of the 50-pin cable into the emulator.
- 3 Plug the other end of the 50-pin cable into the target interface module.
- 4 Plug one end of the 30-pin cable into the target interface module.
- **5** Plug the other end of the 30-pin cable into the debug port on the Analysis Probe.

# Configuring the Emulator

The emulator has several user-configurable options. These options may be customized for specific target systems and saved in configuration files for future use.

The easiest way to configure the emulator is through the Emulation Control Interface in an Agilent Technologies 16600A or 16700A logic analysis system.

If you use the Emulation Control Interface, please refer to the online help in the Configuration window for information on each of the configuration options.

You may also use the emulator configuration window of your debugger (B3759A #720) to configure your emulator.

# To configure using the Emulation Control Interface

The easiest way to configure the emulators is to use the Emulation Control Interface.

#### 1 Start an Emulation Control Interface session.

From an emulation module:

• In the system window, click the Emulation Control Interface icon, and then select "Start Session...".

For an emulation probe:

• In the workspace window, drag the emulation probe icon onto the workspace, and then select "Start Session...".

#### 2 Open a Configuration window.

Select "Configuration..." from the Emulation Control Interface icon or from the Navigate menu in any Emulation Control Interface window.



#### 3 Set the configuration options, as needed.

The configuration selections will take effect when you close the configuration window or when you move the mouse pointer outside the window.

#### 4 Save the configuration settings.

To save the configuration settings, open the File Manager window and click **Save...**.

See Also

Help->**Help on this window** in the Configuration window for information on each of the configuration options.

Help in the Emulation Control Interface menu for hep on starting an Emulation Control session.

# Testing the emulator and target system

After you have connected and configured the emulator, you should perform some simple tests to verify that everything is working.

#### See Also

"Troubleshooting the Emulator" on page 109 for information on testing the emulator hardware.

### To test memory accesses

- 1 Start the Emulation Control Interface and configure the emulator, if necessary.
- 2 Open the Memory window.
- 3 Write individual locations or fill blocks of memory with patterns of your choosing.
  - The access size is the size of memory access that will be used to write or read the memory values.
- 4 Use the Memory I/O window to stimulate I/O locations by reading and writing individual memory locations.

### To test with a running program

To more fully test your target, you can load simple programs and execute them.

- 1 Compile or assemble a small program and store it in a Motorola S-Record or Intel Hex file.
- 2 Use the Load Executable window to download the program into RAM or flash memory.
- **3** Use the Breakpoints window to set breakpoints. Use the Registers window to initialize register values.
  - The new register or breakpoint values are sent to the processor when you press the Enter key or when you move the cursor out of the selected register field.
- 4 In the Run Control window, click Run.
- 5 Use the Memory Mnemonic window to view the program and use the Memory window to view any output which has been written to memory.

Hardware Reference

# Hardware Reference

This chapter contains additional reference information including the specifications and characteristics for the analysis probe and the emulation probe, as well as signal mapping for the Agilent Technologies E8022A analysis probe and the B3759A #720 software. It consists of the following information:

- Analysis probe reference
- Emulation module reference

# Analysis probe-operating characteristics

The following operating characteristics are not specifications, but are typical operating characteristics for the Agilent Technologies E8022A SH7709A/29 analysis probe.

#### **Product Characteristics**

Microcontroller Supported Hitachi SH7709A/29

Package Supported 208-pin QFP

Pods Required 6, 8, or 10 logic analyzer pods (three high-density adapter

cables) are required for disassembly depending on your

target system's memory

Two high-density adapter cables are available for

additional signal analysis.

**Electrical Characteristics** 

Power Requirements None.

Signal Line Loading 10pF, 100 kohms on all signals.

**Environmental Characteristics** 

Temperature Operating 0 to + 50 degrees C

+32 to +131 degrees F

Altitude Operating 4,600 m

15,000 feet

Humidity Up to 75% noncondensing. Avoid sudden, extreme

temperature changes which could cause condensation on

the circuit board.

# Theory of operation

The Agilent Technologies E8022A analysis probe is a passive probe. All signals are routed through to the logic analyzer without passing through any additional circuitry.

# Analysis probe - signal-to-connector mapping

The following tables show the electrical signal-to-connector mapping implemented by the Agilent Technologies E8022A SH7709A/29 Analysis Probe and the B3759A #720 interface software.

### SH7709A/29 Signal List

| Connector                                            | Analyzer           | SH7709A/        | Signal                                                                      | Analyzer |
|------------------------------------------------------|--------------------|-----------------|-----------------------------------------------------------------------------|----------|
|                                                      | Bit                | 29 Pin #        | Name                                                                        | Label    |
| J1odd (6)                                            | CLK1               | 105             | CKE/PTK[5]                                                                  |          |
| J1odd (8)                                            | 15                 | 104             | CE2B/PTE[5]                                                                 |          |
| J1odd (10)                                           | 14                 | 103             | CE2A/PTE[4]                                                                 |          |
| J1odd (12)                                           | 13                 | 102             | CS6/CS1B                                                                    |          |
| J1odd (14)                                           | 12                 | 101             | CS5/CE1A/PTK[3]                                                             |          |
| J1odd (16)<br>J1odd (18)<br>J1odd (20)<br>J1odd (22) | 11<br>10<br>9<br>8 | 100<br>99<br>98 | CS4/PTK[2]<br>CS3/PTK[1]<br>CS2/PTK[0]<br>TRG(Reserved for Emulation Probe) |          |
| J1odd (24)                                           | 7                  | 96              | CS0/MCS[0]                                                                  |          |
| J1odd (26)                                           | 6                  | 93              | RDWR                                                                        |          |
| J1odd (28)                                           | 5                  | 92              | WE3/DQMUU/ICIOWR/PTK[7]                                                     |          |
| J1odd (30)                                           | 4                  | 91              | WE2/DQMUL/ICIORD/PTK[6]                                                     |          |
| J1odd (32)                                           | 3                  | 90              | WE1/DQMLU/WE                                                                |          |
| J1odd (34)                                           | 2                  | 89              | WE0/DQMLL                                                                   |          |
| J1odd (36)                                           | 1                  | 88              | RD                                                                          |          |
| J1odd (38)                                           | 0                  | 87              | BS/PTK[4]                                                                   |          |
| J1even (5)                                           | CLK1               | 162             | CKIO                                                                        |          |
| J1even (7)                                           | 15                 | 126             | IOIS16/PTG[7]                                                               |          |
| J1even (9)                                           | 14                 | 123             | WAIT                                                                        |          |
| J1even (11)                                          | 13                 | 122             | BREQ                                                                        |          |
| J1even (13)                                          | 12                 | 121             | BACK                                                                        |          |
| J1even (15)                                          | 11                 | 119             | RAS2U/PTE[1]                                                                |          |
| J1even (17)                                          | 10                 | 118             | RAS3U/PTE[2]                                                                |          |
| J1even (19)                                          | 9                  | 117             | CAS2H/PTE[3]                                                                |          |
| J1even (21)                                          | 8                  | 116             | CAS2L/PTE[6]                                                                |          |
| J1even (23)                                          | 7                  | 158             | STATUS1/PTJ[7]                                                              |          |
| J1even (25)                                          | 6                  | 157             | STATUS0/PTJ[6]                                                              |          |
| J1even (27)                                          | 5                  | 113             | CASHH/PTJ[5]                                                                |          |
| J1even (29)                                          | 4                  | 112             | CASHL/PTJ[4]                                                                |          |
| J1even (31)                                          | 3                  | 110             | CASLH/CASU/PTJ[3]                                                           |          |
| J1even (33)                                          | 2                  | 108             | CASLL/CASL/PTJ[2]                                                           |          |
| J1even (35)                                          | 1                  | 107             | RAS2L/PTJ[1]                                                                |          |
| J1even (37)                                          | 0                  | 106             | RAS3L/PTJ[0]                                                                |          |

| Connector   | Analyzer | SH7709A/ | Signal     | Analyzer |
|-------------|----------|----------|------------|----------|
|             | Bit      | 29 Pin # | Name       | Label    |
| J2odd (6)   | CLK1     | 124      | RESETM     |          |
| J2odd (8)   | 15       | 34       | D15        |          |
| J2odd (10)  | 14       | 36       | D14        |          |
| J2odd (12)  | 13       | 37       | D13        |          |
| J2odd (14)  | 12       | 38       | D12        |          |
| J2odd (16)  | 11       | 39       | D11        |          |
| J2odd (18)  | 10       | 40       | D10        |          |
| J2odd (20)  | 9        | 41       | D9         |          |
| J2odd (22)  | 8        | 42       | D8         |          |
| J2odd (24)  | 7        | 43       | D7         |          |
| J2odd (26)  | 6        | 44       | D6         |          |
| J2odd (28)  | 5        | 46       | D5         |          |
| J2odd (30)  | 4        | 48       | D4         |          |
| J2odd (32)  | 3        | 49       | D3         |          |
| J2odd (34)  | 2        | 50       | D2         |          |
| J2odd (36)  | 1        | 51       | D1         |          |
| J2odd (38)  | 0        | 52       | D0         |          |
| J2even (5)  | CLK1     | 193      | RESETP     |          |
| J2even (7)  | 15       | 13       | D31/PTB[7] |          |
| J2even (9)  | 14       | 14       | D30/PTB[6] |          |
| J2even (11) | 13       | 15       | D29/PTB[5] |          |
| J2even (13) | 12       | 16       | D28/PTB[4] |          |
| J2even (15) | 11       | 17       | D27/PTB[3] |          |
| J2even (17) | 10       | 18       | D26/PTB[2] |          |
| J2even (19) | 9        | 20       | D25/PTB[1] |          |
| J2even (21) | 8        | 22       | D24/PTB[0] |          |
| J2even (23) | 7        | 23       | D23/PTA[7] |          |
| J2even (25) | 6        | 24       | D22/PTA[6] |          |
| J2even (27) | 5        | 25       | D21/PTA[5] |          |
| J2even (29) | 4        | 26       | D20/PTA[4] |          |
| J2even (31) | 3        | 28       | D19/PTA[3] |          |
| J2even (33) | 2        | 30       | D18/PTA[2] |          |
| J2even (35) | 1        | 31       | D17/PTA[1] |          |
| J2even (37) | 0        | 32       | D16/PTA[0] |          |

| Connector   | Analyzer | SH7709A/ | Signal           | Analyzer |
|-------------|----------|----------|------------------|----------|
|             | Bit      | 29 Pin # | Name             | Label    |
| J3odd (6)   | CLK1     | 160      | IRQOUT           |          |
| J3odd (8)   | 15       | 72       | A15              |          |
| J3odd (10)  | 14       | 70       | A14              |          |
| J3odd (12)  | 13       | 68       | A13              |          |
| J3odd (14)  | 12       | 67       | A12              |          |
| J3odd (16)  | 11       | 66       | A11              |          |
| J3odd (18)  | 10       | 65       | A10              |          |
| J3odd (20)  | 9        | 64       | A9               |          |
| J3odd (22)  | 8        | 63       | A8               |          |
| J3odd (24)  | 7        | 62       | A7               |          |
| J3odd (26)  | 6        | 61       | A6               |          |
| J3odd (28)  | 5        | 60       | A5               |          |
| J3odd (30)  | 4        | 58       | A4               |          |
| J3odd (32)  | 3        | 56       | A3               |          |
| J3odd (34)  | 2        | 55       | A2               |          |
| J3odd (36)  | 1        | 54       | A1               |          |
| J3odd (38)  | 0        | 53       | A0               |          |
| J3even (5)  | CLK1     | 115      | DACK1/PTD[7]     |          |
| J3even (7)  | 15       | 114      | DACK0/PTD[5]     |          |
| J3even (9)  | 14       | 11       | IRQ3/IRL3/PTH[3] |          |
| J3even (11) | 13       | 10       | IRQ2/IRL2/PTH[2] |          |
| J3even (13) | 12       | 9        | IRQ1/IRL1/PTH[1] |          |
| J3even (15) | 11       | 8        | IRQ0/IRL0/PTH[0] |          |
| J3even (17) | 10       | 7        | NMI              |          |
| J3even (19) | 9        | 86       | A25              |          |
| J3even (21) | 8        | 84       | A24              |          |
| J3even (23) | 7        | 82       | A23              |          |
| J3even (25) | 6        | 80       | A22              |          |
| J3even (27) | 5        | 78       | A21              |          |
| J3even (29) | 4        | 77       | A20              |          |
| J3even (31) | 3        | 76       | A19              |          |
| J3even (33) | 2        | 75       | A18              |          |
| J3even (35) | 1        | 74       | A17              |          |
| J3even (37) | 0        | 73       | A16              |          |

| Connector                                                            | Analyzer                     | SH7709A/                | Signal                                             | Analyzer |
|----------------------------------------------------------------------|------------------------------|-------------------------|----------------------------------------------------|----------|
|                                                                      | Bit                          | 29 Pin #                | Name                                               | Label    |
| J4odd (6)                                                            | CLK1                         | 159                     | TCLK/PTH[7]                                        |          |
| J4odd (8)                                                            | 15                           | 126                     | IOIS16/PTG[7]                                      |          |
| J4odd (10)                                                           | 14                           | 129                     | PTG[4]                                             |          |
| J4odd (12)                                                           | 13                           | 140                     | IRLS[3]/PTF[3]/PINT[11]                            |          |
| J4odd (14)                                                           | 12                           | 141                     | IRLS[2]/PTF[2]/PINT[10]                            |          |
| J4odd (16)                                                           | 11                           | 142                     | IRLS[1]/PTF[1]/PINT[9]                             |          |
| J4odd (18)                                                           | 10                           | 143                     | IRLS[0]/PTF[0]/PINT[8]                             |          |
| J4odd (20)                                                           | 9                            | 177                     | MCS[7]/PTC[7]/PINT[7]                              |          |
| J4odd (22)                                                           | 8                            | 178                     | MCS[6]/PTC[6]/PINT[6]                              |          |
| J4odd (24)                                                           | 7                            | 179                     | MCS[5]/PTC[5]/PINT[5]                              |          |
| J4odd (26)                                                           | 6                            | 180                     | MCS[4]/PTC[4]/PINT[4]                              |          |
| J4odd (28)                                                           | 5                            | 185                     | MCS[3]/PTC[3]/PINT[3]                              |          |
| J4odd (30)                                                           | 4                            | 186                     | MCS[2]/PTC[2]/PINT[2]                              |          |
| J4odd (32)                                                           | 3                            | 187                     | MCS[1]/PTC[1]/PINT[1]                              |          |
| J4odd (34)                                                           | 2                            | 188                     | MCS[0]/PTC[0]/PINT[0]                              |          |
| J4odd (36)                                                           | 1                            | 155                     | XTAL                                               |          |
| J4odd (38)                                                           | 0                            | 156                     | EXTAL                                              |          |
| J4even (5)<br>J4even (7)<br>J4even (9)<br>J4even (11)<br>J4even (13) | CLK1<br>15<br>14<br>13<br>12 | 194<br>125<br>12<br>184 | CA<br>ADTRG/PTH[5]<br>IRQ4/PTH[4]<br>PTD[2]/RSTOUT |          |
| J4even (15)                                                          | 11                           | 182                     | WAKEUP/PTD[3]                                      |          |
| J4even (17)                                                          | 10                           | 176                     | CTS2/IRQ5/SCPT[7]                                  |          |
| J4even (19)                                                          | 9                            | 174                     | RxD2/SCPT[4]                                       |          |
| J4even (21)                                                          | 8                            | 172                     | RxD1/SCPT[2]                                       |          |
| J4even (23)                                                          | 7                            | 171                     | RxD0/SCPT[0]                                       |          |
| J4even (25)                                                          | 6                            | 170                     | RTS2/SCPT[6]                                       |          |
| J4even (27)                                                          | 5                            | 169                     | SCK2/SCPT[5]                                       |          |
| J4even (29)                                                          | 4                            | 168                     | TxD2/SCPT[4]                                       |          |
| J4even (31)                                                          | 3                            | 167                     | SCK1/SCPT[3]                                       |          |
| J4even (33)                                                          | 2                            | 166                     | TxD1/SCPT[2]                                       |          |
| J4even (35)                                                          | 1                            | 165                     | SCK0/SCPT[1]                                       |          |
| J4even (37)                                                          | 0                            | 164                     | TxD0/SCPT[0]                                       |          |

Chapter 7: Hardware Reference **Analysis probe - signal-to-connector mapping** 

| Connector                                                            | Analyzer                     | SH7709A/   | Signal             | Analyzer |
|----------------------------------------------------------------------|------------------------------|------------|--------------------|----------|
|                                                                      | Bit                          | 29 Pin #   | Name               | Label    |
| J5odd (6)<br>J5odd (8)<br>J5odd (10)<br>J5odd (12)<br>J5odd (14)     | CLK1<br>15<br>14<br>13<br>12 |            |                    |          |
| J5odd (16)                                                           | 11                           | 192        | DREQ1/PTD[6]       |          |
| J5odd (18)                                                           | 10                           | 191        | DREQ0/PTD[4]       |          |
| J5odd (20)                                                           | 9                            | 190        | DRAK1/PTD[0]       |          |
| J5odd (22)                                                           | 8                            | 189        | DRAK0/PTD[1]       |          |
| J5odd (24)<br>J5odd (26)<br>J5odd (28)<br>J5odd (30)                 | 7<br>6<br>5<br>4             | 197<br>196 | MD5<br>MD4         |          |
| J5odd (32)                                                           | 3                            | 195        | MD3                |          |
| J5odd (34)                                                           | 2                            | 2          | MD2                |          |
| J5odd (36)                                                           | 1                            | 1          | MD1                |          |
| J5odd (38)                                                           | 0                            | 144        | MD0                |          |
| J5even (5)<br>J5even (7)<br>J5even (9)<br>J5even (11)<br>J5even (13) | CLK1<br>15<br>14<br>13<br>12 | 193        | RESETP             |          |
| J5even (15)<br>J5even (17)<br>J5even (19)<br>J5even (21)             | 11<br>10<br>9<br>8           |            |                    |          |
| J5even (23)                                                          | 7                            | 207        | AN[7]/DA[0]/PTL[7] |          |
| J5even (25)                                                          | 6                            | 206        | AN[6]/DA[1]/PTL[6] |          |
| J5even (27)                                                          | 5                            | 204        | AN[5]/PTL[5]       |          |
| J5even (29)                                                          | 4                            | 203        | AN[4]/PTL[4]       |          |
| J5even (31)                                                          | 3                            | 202        | AN[3]/PTL[3]       |          |
| J5even (33)                                                          | 2                            | 201        | AN[2]/PTL[2]       |          |
| J5even (35)                                                          | 1                            | 200        | AN[1]/PTL[1]       |          |
| J5even (37)                                                          | 0                            | 199        | AN[0]/PTL[0]       |          |

# Circuit Board Dimensionss

The following figure gives the dimensions for the Analysis Probe assembly. The dimensions are listed in millimeters.



# Emulation module - Operating characteristics

The following operating characteristics are not specifications, but are typical operating characteristics for the Agilent Technologies 16610A emulation module and SH7709A/29 target interface module.

# **Processor Compatibility**

The Agilent Technologies E3469A SH7709A/29 emulator supports the SH7709A and SH7729 microprocessor.

# **Emulation Module Electrical Characteristics**

## **Maximum Ratings**

| Characteristics for the SH7709A/29 | Notes | Symbol   | Min  | Max | Unit |
|------------------------------------|-------|----------|------|-----|------|
| Input voltage range                |       | $V_{in}$ | -0.5 | 5.5 | V    |

# **Emulation Module Environmental Characteristics**

The Agilent Technologies 16610A emulation module meets the environmental characteristics of the logic analysis system in which it is installed. For indoor use only.

Troubleshooting the Analysis Probe

# Troubleshooting the Analysis Probe

If you encounter difficulties while making measurements, use this chapter to guide you through some possible solutions. Each heading lists a problem you may encounter, along with some possible solutions.

If you still have difficulty using the analyzer after trying the suggestions in this chapter, please contact your local Agilent Technologies service center.

#### **CAUTION**

When you are working with the analyzer, be sure to power down both the analyzer and the target system before disconnecting or connecting cables, probes, and analysis probes. Otherwise, you may damage circuitry in the analyzer, analysis probe, or target system.

# Logic Analyzer Problems

This section lists general problems that you might encounter while using the logic analyzer.

#### Intermittent data errors

This problem is usually caused by poor connections, incorrect signal levels, or marginal timing.

- •Remove and reseat all cables and probes, ensuring that there are no bent pins on the analysis probe interface or poor probe connections.
- •Adjust the threshold level of the data pod to match the logic levels in the system under test.
- •Use an oscilloscope to check the signal integrity of the data lines.

Clock signals for the state analyzer must meet particular pulse shape and timing requirements. Data inputs for the analyzer must meet pulse shape and setup and hold time requirements.

See Also

See "Capacitive Loading" in this chapter for information on other sources of intermittent data errors.

# Unwanted triggers

Unwanted triggers can be caused by instructions that were fetched but not executed.

•Add the prefetch queue or pipeline depth to the trigger address to avoid this problem.

The logic analyzer captures prefetches, even if they are not executed. When you are specifying a trigger condition or a storage qualification that follows an instruction that may cause branching, an unused prefetch may generate an unwanted trigger.

# No activity on activity indicators

- •Check for loose cables, board connections, and analysis probe interface connections.
- •Check for bent or damaged pins on the analysis probe.

## No trace list display

If there is no trace list display, it may be that your trigger specification is not correct for the data you want to capture, or that the trace memory is only partially filled.

- •Check your trigger sequencer specification to ensure that it will capture the events of interest.
- •Try stopping the analyzer; if the trace list is partially filled, this should display the contents of trace memory.

### Analyzer won't power up

If logic analyzer power is cycled when the logic analyzer is connected to a target system or emulation probe that remains powered up, the logic analyzer may not be able to power up. Some logic analyzers are inhibited from powering up when they are connected to a target system or emulation probe that is already powered up.

•Disconnect all logic analyzer cabling from the analysis probe. This will allow the logic analyzer to power up. Reconnect logic analyzer cabling after power up.

# **Analysis Probe Problems**

This section lists problems that you might encounter when using an analysis probe. If the solutions suggested here do not correct the problem, you may have a damaged analysis probe. Contact your local Agilent Technologies Sales Office if you need further assistance.

### Target system will not boot up

If the target system will not boot up after connecting the analysis probe interface, the microprocessor (if socketed) or the analysis probe interface may not be installed properly, or they may not be making electrical contact.

- •Ensure that you are following the correct power-on sequence for the analysis probe and target system.
  - 1 Power up the analyzer and analysis probe.
  - 2 Power up the target system.

If you power up the target system before you power up the analysis probe, interface circuitry in the analysis probe may latch up and prevent proper target system operation.

- •Verify that the microprocessor and the analysis probe interface are properly rotated and aligned, so that the index pin on the microprocessor (pin A1) matches the index pin on the analysis probe interface.
- •Verify that the microprocessor and the analysis probe interface are securely inserted into their respective sockets.
- •Verify that the logic analyzer cables are in the proper sockets of the analysis probe interface and are firmly inserted.

#### Erratic trace measurements

•Do a full reset of the target system before beginning the measurement.

Some analysis probe designs require a full reset to ensure correct configuration.

•Ensure that your target system meets the timing requirements of the processor with the analysis probe probe installed.

See "Capacitive loading" in this chapter. While analysis probe loading is slight, pin protectors, extenders, and adapters may increase it to unacceptable levels. If the target system design has close timing margins, such loading may cause incorrect processor functioning and give erratic trace results.

•Ensure that you have sufficient cooling for the microprocessor.

Ensure that you have ambient temperature conditions and airflow that meet or exceed the requirements of the microprocessor manufacturer.

### Capacitive loading

Excessive capacitive loading can degrade signals, resulting in incorrect capture by the analysis probe interface, or system lockup in the microprocessor. All analysis probe interfaces add additional capacitive loading, as can custom probe fixtures you design for your application.

Careful layout of your target system can minimize loading problems and result in better margins for your design. This is especially important for systems that are running at frequencies greater than 50 MHz.

- •Remove as many pin protectors, extenders, and adapters as possible.
- •If multiple analysis probe interface solutions are available, use one with lower capacitive loading.

# State Analysis Problems

This section lists problems that you might encounter while using the B3759A #720 emulation solution user interface software.

When you obtain incorrect inverse assembly results, it may be unclear whether the problem is in the analysis probe or in your target system. If you follow the suggestions in this section to ensure that you are using the analysis probe and inverse assembler correctly, you can proceed with confidence in debugging your target system.

### No inverse assembly or incorrect inverse assembly

This problem may be due to incorrect synchronization, modified configuration, incorrect connections, or a hardware problem in the target system. A locked status line can cause incorrect or incomplete inverse assembly.

 Ensure that each logic analyzer pod is connected to the correct analysis probe connector.

There is not always a one-to-one correspondence between analyzer pod numbers and analysis probe cable numbers. Analysis Probes must supply address (ADDR), data (DATA), and status (STAT) information to the analyzer in a predefined order. The cable connections for each analysis probe are often altered to support that need. Thus, one analysis probe might require that you connect cable 2 to analyzer pod 2, while another will require you to connect cable 5 to analyzer pod 2. See Chapter 3 for connection information.

- •Check the activity indicators for status lines locked in a high or low state.
- •Verify that the STAT, DATA, and ADDR format labels have not been modified from their default values.

These labels must remain as they are configured by the configuration file. Do not change the names of these labels or the bit assignments within the labels. Some analysis probes also require other data labels. See Chapter 3 for more information.

•Verify that all microprocessor caches have been disabled.

In most cases, if the microprocessor caches remain enabled you should still get inverse assembly. It may be incorrect because a portion of the execution trace was not visible to the logic analyzer.

Chapter 8: Troubleshooting the Analysis Probe **State Analysis Problems** 

•Verify that storage qualification has not excluded storage of all the needed opcodes and operands.

# Intermodule Measurement Problems

Some problems occur only when you are trying to make a measurement involving multiple modules.

### An event wasn't captured by one of the modules

If you are trying to capture an event that occurs very shortly after the event that arms one of the measurement modules, it may be missed due to internal analyzer delays. For example, suppose you set an oscilloscope module to trigger upon receiving a trigger signal from the logic analyzer because you are trying to capture a pulse that occurs right after the analyzer's trigger state. If the pulse occurs too soon after the analyzer's trigger state, the oscilloscope will miss the pulse.

•Adjust the skew in the Intermodule menu.

You may be able to specify a skew value that enables the event to be captured.

•Change the trigger specification for modules upstream of the one with the problem.

If you are using a logic analyzer to trigger an oscilloscope module, try specifying a trigger state one state before the one you are using. This may be more difficult than working with the skew because the prior state may occur more often and not always be related to the event you are trying to capture with the oscilloscope.

# **Analysis Probe Messages**

This section lists some of the messages that the analyzer displays when it encounters a problem.

## "Measurement Initialization Error"

This error occurs when you have installed the cables incorrectly for one or two Agilent Technologies 16550A logic analysis cards. The following diagrams show the correct cable connections for one-card and two-card installations. Ensure that your cable connections match the silk screening on the card, and that they are fully seated in the connectors. Then, repeat the measurement.



Cable Connections for One-Card Agilent Technologies 16550A Installations



Cable Connections for Two-Card Agilent Technologies 16550A Installations

See Also The Agilent Technologies 16550A 100-MHz State/500-MHz Timing Logic Analyzer Service Guide.

# "No Configuration File Loaded"

This is usually caused by trying to load a configuration file for one type of module/system into a different type of module/system.

•Verify that the appropriate module has been selected from the Load {module} from File {filename} in the disk operation menu. Selecting Load {All} will cause incorrect operation when loading most analysis probe interface configuration files.

#### See Also

Chapter 2 describes how to load configuration files.

### "Selected File is Incompatible"

This occurs when you try to load a configuration file for the wrong module. Ensure that you are loading the appropriate configuration file for your logic analyzer.

# "Slow or Missing Clock"

- •This error message might occur if the logic analyzer cards are not firmly seated in the logic analysis system frame. Ensure that the cards are firmly seated.
- •This error might occur if the target system is not running properly. Ensure that the target system is on and operating properly.
- •If the error message persists, check that the logic analyzer pods are connected to the proper connectors on the analysis probe interface. See Chapter 2 to determine the proper connections.

# "Time from Arm Greater Than 41.93 ms"

The Agilent Technologies 16550A state/timing analyzers have a counter to keep track of the time from when an analyzer is armed to when it triggers. The width and clock rate of this counter allow it to count for up to 41.93 ms before it overflows. Once the counter has overflowed, the system does not have the data it needs to calculate the time between module triggers. The system must know this time to be able to display data from multiple modules on a single screen.

# "Waiting for Trigger"

If a trigger pattern is specified, this message indicates that the specified trigger pattern has not occurred. Verify that the triggering pattern is correctly set.

•When analyzing microprocessors that fetch only from word-aligned addresses, ensure that the trigger condition is set to look for an opcode fetch at an address corresponding to a word boundary,

# Returning Parts to Agilent Technologies for Service

The repair strategy for this emulation solution is board replacement.

Exchange assemblies are available when a repairable assembly is returned to Agilent Technologies. These assemblies have been set up on the "Exchange Assembly" program. This lets you exchange a faulty assembly with one that has been repaired, calibrated, and performance verified by the factory. The cost is significantly less than that of a new assembly.

## To return a part to Agilent Technologies

- 1 Follow the procedures in this chapter to make sure that the problem is caused by a hardware failure, not by configuration or cabling problems.
- **2** Call your nearest Agilent Technologies sales office. Ask them for the address of the nearest Agilent Technologies service center.
- 3 Package the part and send it to the Agilent Technologies service center. Keep any parts which you know are working. For example, if only the target interface module is broken, keep the emulation module and cables.
- 4 When the part has been replaced, it will be sent back to you.

  The unit returned to you will have the same serial number as the unit you sent to Agilent Technologies.

# To obtain replacement parts

The following table lists some parts that may be replaced if they are damaged or lost. Contact your nearest Agilent Technologies Sales Office for further information.

#### **Analysis Probe Replaceable Parts**

| Agilent Part<br>Number | Description                   |
|------------------------|-------------------------------|
| E5346A                 | High-density Cable            |
| E8022-66501            | Analysis Probe Circuit Board  |
| E5350-23801            | Cam Tool                      |
| E5322-60001            | Retainer Kit                  |
| E5322-23801            | Locator Tool                  |
| E5374A                 | 208 pin QFP Elastomeric Probe |

# Cleaning the Instrument

If the instrument requires cleaning:

- 1 Remove power from the instrument.
- 2 Clean the instrument with a mild detergent and water.
- **3** Make sure that the instrument is completely dry before reconnecting it to a power source.

Chapter 8: Troubleshooting the Analysis Probe **Cleaning the Instrument** 

Troubleshooting the Emulation Module

# Troubleshooting the Emulation Module

If you have problems with the emulation module, your first task is to determine the source of the problem. Problems may originate in any of the following places:

- The connection between the emulation module and your debugger
- The emulation module itself
- The connection between the emulation module and the Trace Port Analyzer
- The connection between the Trace Port Analyzer and the Target interface module
- The connection between the target interface module and the target system
- The target system

You can use several means to determine the source of the problem:

- The troubleshooting guide on the next page
- The status lights on the emulation probe or emulation module
- The emulator "performance verification" tests
- The emulator's built-in "terminal interface" commands

# Emulation Module Troubleshooting Guide

#### Common problems and what to do about them

| Common problems and what to do about them                     |                                                                                                                                                                                                                         |                      |
|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Symptom                                                       | What to do                                                                                                                                                                                                              | See also             |
| Commands from debugger have no effect                         | Your debugger may not be configured properly. If this does not work, continue with the steps for the next symptom                                                                                                       | page 113             |
| Emulation module built-in commands                            | 1 Run the emulation module performance verification tests.                                                                                                                                                              | page 122             |
| do not work                                                   | 2 If the performance verification tests pass, then there is an electrical problem with the connection to the target processor OR the target system may not have been designed according to "Designing a Target System." | page 68, page<br>116 |
| "Slow or missing clock" message after a logic analyzer run    | Check that the target system is running user code or is in reset. (This message can appear if the processor is in background mode.)                                                                                     |                      |
| Host computer reports LAN connection problems                 | Follow the checklist in the "If you have LAN problems" section.                                                                                                                                                         | page 120             |
| Commands from the Run Control tool or debugger have no effect | Verify LAN communication.                                                                                                                                                                                               | page 113             |

# **Status Lights**

## **Emulation Module Status Lights**

The emulation module uses status lights to communicate various modes and error conditions.

The following table gives more information about the meaning of the power and target status lights.

- O = LED is off
- $\bullet$  = LED is on
- \* = Not applicable (LED is off or on)

## **Power/Target Status Lights**

| Pwr/Target<br>LEDs                                      | Meaning                                                                           |
|---------------------------------------------------------|-----------------------------------------------------------------------------------|
| O Reset<br>O Break<br>O Run                             | No target system power, or emulation module is not connected to the target system |
| <ul><li>Reset</li><li>Break</li><li>Run</li></ul>       | Target system is in a reset state                                                 |
| <ul><li>○ Reset</li><li>● Break</li><li>○ Run</li></ul> | The target processor is executing in Debug Mode                                   |
| O Reset<br>O Break<br>● Run                             | The target processor is executing user code                                       |
| O Reset<br>● Break<br>● Run                             | Only boot firmware is good (other firmware has been corrupted)                    |

## **Emulation Module Built-in Commands**

The emulation module has some built-in "terminal interface" commands which you can use for troubleshooting. You can access the terminal interface using:

- A telnet (LAN) connection
- A "debugger command" window in your debugger

#### To telnet to the emulation module

You can establish a telnet connection to the emulation module if:

- A host computer and the logic analysis system are both connected to a local-area network (LAN), and
- The host computer has the telnet program (often part of the operating system or an internet software package).

To establish a telnet connection:

- 1 Find out the port number of the emulation module.
  - The default port number of the first emulation module in an Agilent Technologies 16600A/700A series logic analysis system is 6472. The default port of a second module in an Agilent Technologies 16600A-series system is 6476. The default port numbers of a third and fourth module in an expansion frame are 6480 and 6484. These port numbers can be changed, but that is rarely necessary.
- 2 Find out the LAN address or LAN name of the logic analysis system.
- 3 Start the telnet program.
  - If the LAN name of the logic analysis system is "test2" and you have only one emulation module installed, the command might look like this: telnet test2 6472
- 4 If you do not see a prompt, press the <Return> key a few times. To exit from this telnet session, type <CTRL>D at the prompt.

## To use the built-in commands

Here are a few commonly used built-in commands:

### **Useful built-in commands**

| b    | Break into the background monitor state                                                                                                                                       |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| cf   | Configuration options                                                                                                                                                         |
| help | Help display online help for built-in commands                                                                                                                                |
| init | Initialize: init -c re-initializes everything in the emulation module except for the LAN software; init -p is the equivalent of cycling power (it will break LAN connections) |
| lan  | configure LAN address                                                                                                                                                         |
| m    | Memory: read or write memory                                                                                                                                                  |
| reg  | Register: read or write a register                                                                                                                                            |
| r    | Run: start running user code                                                                                                                                                  |
| rep  | Repeat: repeat a command or group of commands                                                                                                                                 |
| rst  | Reset: reset the target processor (the emulation module will wait for you to press the target's RESET button)                                                                 |
| S    | Step: do a low-level single step                                                                                                                                              |
| ver  | Version: display the product number and firmware version of the emulation module                                                                                              |
|      |                                                                                                                                                                               |

The prompt indicates the status of the emulation module:

| U | Running user program          |
|---|-------------------------------|
| M | Running in background monitor |
| p | No target power               |
| R | Emulation reset               |
| r | Target reset                  |
| ? | Unknown state                 |
|   |                               |

#### **Examples**

To set register R0, then view R0 to verify that it was set, enter:

R>rst -m M>reg r0=ffff M>reg r0 reg R0=0000ffff

To break execution then step a single instruction, enter:

M>**b**M>**s**PC=*xxxxxxxx*M>

To determine what firmware version is installed in the emulation module, enter:

M>ver

#### See Also

Use the help command for more information on these and other commands. Note that some of commands listed in the help screens are generic commands for Agilent Technologies emulators and may not be available for your product.

If you are writing your own debugger, contact Agilent Technologies for more information.

# Problems with the Target System

This section describes how to determine whether your target system is causing problems with the operation of the emulation module.

#### What to check first

1 Try some basic built-in commands using the Command Line window or a telnet connection:

U>rst

R>

This should reset the target and display a "R>" prompt.

R>b

M>

This should stop the target and display an "M>" prompt.

#### M>reg r1

reg r1=00000000

M>

This should read the value of the r1 register (the value will probably be different on your target system).

#### M>m 0..

This should display memory values starting at address 0.

M>s

This should execute one instruction at the current program counter.

If any of these commands don't work, there may be a problem with the design of your target system, a problem with the revision of the emulation you are using, or a problem with the configuration of the emulation module. The following steps will help you identify the problem.

2 Check that the emulation module firmware matches your processor. To do this, enter:

M>ver

See Also

Page 113 for information on entering built-in commands.

## To interpret the initial prompt

The initial prompt can be used to diagnose several common problems. To get the most information from the prompt, follow this procedure:

Connect the emulation module to your target system.

Make sure that your target system is turned off.

Set the default configuration settings. Enter:

M>init -c

# If the response is "!ERROR 905! Driver firmware is incompatible with ID of attached device"

Make sure the target interface module is connected to the cable of the emulation module, then try the "init -c" command again.

When you enter the command, the prompt should be showing either "?>" or "p>". Please follow the steps below.

- 1 If the prompt shows "?>", you must turn the target system's power off and turn it back on. When the target power is turned on, the prompt should show "R>".
- 2 If the prompt shows "p>", you must turn the target system's power on. When the target power is turned on, the prompt should show "R>".
- 3 If the prompt still shows either "p>" or "?>" after executing the above steps, check the voltage of the pin 8 of the Hitachi-UDI debug port. The voltage should be same as the target V<sub>DD</sub> (normally 3.0V).
- 4 When you see the "R>" prompt, enter the following command:

R>b

The prompt should show "M>". If the prompt does not change to "M>", check the processor's /TRST signal. The signal should be driven to high for the proper operation.

5 If the prompt does not show "M>" after executing the above step, check the Hitachi-UDI clock speed. The speed should be slower than the processor's internal module clock speed. You may change the clock speed by entering the following command.

R>cf speed=CLOCK(1-7)

You must choose the CLOCK speed from the following

- $1 \Rightarrow 10.5MHz$
- 2 => 5.25MHz
- 3 => 2.63MHz
- $4 \Rightarrow 1.32MHz$
- $5 \Rightarrow 0.656MHz$
- $6 \Rightarrow 0.328MHz$
- 7 => 0.164MHz
- **6** Turn the target power off and turn it back on. Repeat the steps 3 through 5.

# Problems with the LAN Interface

### If LAN communication does not work

If you cannot verify connection using the procedure in "To verify LAN communication", or if the commands are not accepted by the emulation module:

☐ Make sure that you wait for the power-on self test to complete before connecting.

☐ Make sure that the LAN cable is connected. Watch the LAN LED's on the back of the logic analysis system to see whether the system is seeing LAN activity. Refer to your LAN documentation for testing connectivity.

☐ Check that the host computer or debugger was configured with the correct LAN address. If the logic analysis system is on a different subnet than the host computer, check that the gateway address is correct.

☐ Make sure that the logic analysis system's IP address is set up correctly.

## If it takes a long time to connect to the network

☐ Check the subnet masks on the other LAN devices connected to your network. All of the devices should be configured to use the same subnet mask.

Subnet mask error messages do not indicate a major problem. You can continue using the emulation module.

The subnet masks is set in the logic analysis system's System Admin window. If it then detects other subnet masks, it will generate error messages.

If there are many subnet masks in use on the local subnet, the logic analysis system may take a very long time to connect to the network after it is turned on.

## Problems with the Emulation Module

Occasionally you may suspect a hardware problem with the emulation module or target interface module. The procedures in this section describe how to test the hardware, and if a problem is found, how to repair or replace the broken component.

To run the built-in performance verification test using the logic analysis system (emulation module only)

- 1 End any Emulation Control Interface or debugger sessions.
- 2 Disconnect the 50-pin cable from the emulation module, and plug the loopback test board (Agilent part number E3496-66502) into the emulation module.



- 3 In the system window, click the emulation module and select **Performance Verification**.
- 4 Click Start PV.

The results will appear on screen.

# To run complete performance verification tests using a telnet connection (emulation module only)

1 Disconnect the 50-pin cable from the emulation module, and plug the loopback test board (Agilent part number E3496-66502) directly into the emulation module. Do not plug anything into the other end of the loopback test board.

On a good system, the RESET LED will light and the BKG and USER LEDs will be out.

- 2 telnet to the emulation module.
- 3 Enter the **pv 1** command.

#### See Also

Options available for the "pv" command are explained in the help screen displayed by typing "help pv" or "? pv" at the prompt. Note, however, that some of the options listed may not apply to your emulation module.

#### **Examples:**

If you are using a UNIX system, to telnet to a logic analysis system named "mylogic", enter:

telnet mylogic 6472

Here are some examples of ways to use the **pv** command.

To execute both tests one time:

pv 1

To execute test 2 with maximum debug output repeatedly until a ^C is entered:

pv -t2 -v9 0

To execute tests 3, 4, and 5 only for 2 cycles:

pv -t3-5 2

The results on a good system with the loopback test board connected, are as follows:

#### M>pv 1

Testing: E3499C Series Emulation System

PASSED Number of tests: 1

Test 1: Powerup PV Results
Passed!
Test 2: Target Probe Feedback Test
Test 3: Boundary Scan Master Test
Passed!
Test 4: I2C Test
Passed!
Test 5: Data Lines Test
Passed!

Copyright (c) Agilent Technologies 1987

All Rights Reserved. Reproduction, adaptation, or translation without prior written permission is prohibited, except as allowed under copyright laws.

Number of failures: 0

# Chapter 9: Troubleshooting the Emulation Module **Problems with the Emulation Module**

E3499C Series Emulation System Version: A.07.57 04Mar99 Location: Generics

E3469A Hitachi SH7709A/29 Emulator

124

Version: A.01.00

M>

# If a performance verification test fails

| ☐ Details of the failure can be obtained through using a -v option ("verbose" level) of 2 or more. |
|----------------------------------------------------------------------------------------------------|
| ☐ Check that the loopback test board is connected.                                                 |
| ☐ If the problem persists, contact Agilent Technologies for assistance.                            |

## Problem with the TIM

# To perform the TIM only PV tests with an emulation probe/module

- 1 End any Emulation Control Interface or debugger sessions.
- 2 Plug the 30-pin cable to the loop-back connector of the TIM.



- 3 Telnet to the emulation probe/module.
- 4 Enter pv 1 command.

The result will appear on screen as below.

```
Testing: E3499B Series Emulation System
   Test 1: Powerup PV Results
                                                            Passed!
   Test 2: LAN 10Base2 Feedback Test
                                                            Not Executed!
    Test 3: LAN 10BaseT Feedback Test
                                                            Not Executed!
    Test 4: Break In and Trigger Out BNC Feedback Test
                                                            Passed!
    Test 5: Target Probe Feedback Test
                                                            Not Executed!
    Test 6: Boundary Scan Master Test
                                                            Not Executed!
   Test 7: I2C Test
                                                            Not Executed!
   Test 8: Data Lines Test
                                                            Passed!
Testing: E3469A Hitachi SH7709A/29 Series Emulator
   Test 1: TIM Test
                                                       Passed!
 PASSED Number of tests: 1
                                      Number of failures: 0
```

Copyright (c) Agilent Technologies 1987
All Rights Reserved. Reproduction, adaptation, or translation without prior written permission is prohibited, except as allowed under copyright laws.

E3499C Series Emulation System
Version: A.07.57 04Mar99
Location: Generics

E3469A Hitachi SH7709A/29 Emulator Version: A.01.00

Details of the failure can be obtained through using a -v option ("verbose" level) of 2 or more.

- $\hfill \square$  Check that the loopback test board is connected.
- ☐ If the problem persists, contact Agilent Technologies for assistance.

# Returning Parts to Agilent Technologies for Service

The repair strategy for this emulation solution is board replacement.

Exchange assemblies are available when a repairable assembly is returned to Agilent Technologies. These assemblies have been set up on the "Exchange Assembly" program. This lets you exchange a faulty assembly with one that has been repaired, calibrated, and performance verified by the factory. The cost is significantly less than that of a new assembly.

## To return a part to Agilent Technologies

- 1 Follow the procedures in this chapter to make sure that the problem is caused by a hardware failure, not by configuration or cabling problems.
- **2** In the U.S., call 1-800-403-0801. Outside the U.S., call your nearest Agilent Technologies sales office. Ask them for the address of the nearest Agilent Technologies service center.
- 3 Package the part and send it to the Agilent Technologies service center. Keep any parts which you know are working. For example, if only the target interface module is broken, keep the emulation module and cables.
- 4 When the part has been replaced, it will be sent back to you.
  The unit returned to you will have the same serial number as the unit you sent to Agilent Technologies.

The Agilent Technologies service center can also troubleshoot the hardware and replace the failed part. To do this, send your entire measurement system to the service center, including the logic analysis system, target interface module, and cables. In some parts of the world, on-site repair service is available. Ask an Agilent Technologies sales or service representative for details.

## To obtain replacement parts

The following table lists some parts that may be replaced if they are damaged or lost. The part numbers are subject to change. Contact your nearest Agilent Technologies Sales Office for further information.

#### Part numbers

| Exchange | Assemblies |
|----------|------------|
| Lachange | Assemblics |

| Part Number | Description             |  |
|-------------|-------------------------|--|
| 16600-69515 | Emulation module        |  |
| E3469-60001 | Target Interface Module |  |

#### **Replacement Assemblies**

| Part Number | Description          |
|-------------|----------------------|
| E3467-61601 | 14-pin target cable  |
| E3469-61601 | 30-pin target cable  |
| E3469-61602 | 36-pin target cable  |
| E3496-61601 | 50-pin control cable |
| E3496-66502 | Loopback test board  |
|             |                      |

16700-61608 Expansion cable for emulation module

# Cleaning the Instrument

If the instrument requires cleaning:

- 1 Remove power from the instrument.
- 2 Clean the instrument with a mild detergent and water.
- **3** Make sure that the instrument is completely dry before reconnecting it to a power source.

## Glossary

#### **Analysis Probe**

A probing solution connected to the target microprocessor. It provides an interface between the signals of the target microprocessor and the inputs of the logic analyzer. Formerly called a "preprocessor."

#### **Elastomeric Probe Adapter**

A connector that is fastened on top of a target microprocessor using a retainer and knurled nut. The conductive elastomer on the bottom of the probe adapter makes contact with pins of the target microprocessor and delivers their signals to connection points on top of the probe adapter.

#### **Emulation Module**

An emulation module is installed within the mainframe of a logic analyzer. It provides run control within an emulation and analysis test setup. See Emulation Probe.

#### **Emulation Probe**

An emulation probe is a standalone instrument connected to the main-frame of a logic analyzer. It provides run control within an emulation and analysis test setup. Formerly called a

"processor probe" or "software probe." See Emulation Module.

#### Extender

A part whose only function is to provide connections from one location to another. One or more extenders might be stacked to raise a probe above a target micoprocessor to avoid mechanical contact with other components installed close to the target microprocessor. Sometimes called a "connector board."

#### Flexible Adapter

Two connection devices coupled with a flexible cable. Used for connecting probing hardware on the target microprocessor to the analysis probe.

#### **General-Purpose Flexible Adapter**

A cable assembly that connects the signals from an elastomeric probe adapter to an analysis probe. Normally, a male-to-male header or transition board makes the connections from the general-purpose flexible adapter to the analysis probe.

#### **High-Density Adapter Cable**

A cable assembly that delivers signals from an analysis probe hardware

interface to the logic analyzer pod cables. A high-density adapter cable has a single Mictor connector that is installed into the analysis probe, and two cables that are connected to corresponding odd and even logic analyzer pod cables.

# **High-Density Termination Adapter Cable**

Same as a High-Density Adapter Cable, except it has a termination in the Mictor connector.

#### Jumper

Moveable direct electrical connection between two points.

#### Mainframe Logic Analyzer

A logic analyzer that resides on one or more board assemblies installed in an Agilent Technologies 16500, 1660x, or 16600A/700A-series mainframe.

#### Male-to-male Header

A board assembly that makes pointto-point connections between the female pins of a flexible adapter or transition board and the female pins of an analysis probe.

#### **Preprocessor**

See Analysis Probe.

#### **Preprocessor Interface**

See Analysis Probe.

#### Probe adapter

See Elastomeric Probe Adapter.

#### **Processor Probe**

See Emulation Probe.

#### **Prototype Analyzer**

The Agilent Technologies 16505A prototype analyzer acts as an analysis and display processor for the Agilent Technologies 16500B/C logic analysis system. It provides a windowed interface and powerful analysis capabilities. Replaced by Agilent Technologies 16600A/700A-series logic analysis systems.

#### **Run Control Probe**

See Emulation Probe and Emulation Module.

#### **Setup Assistant**

A software program that guides a user through the process of connecting and configuring a logic analyzer to make measurements on a specific microprocessor.

#### **Shunt Connector.**

See Jumper.

#### **Software Probe**

See Emulation Probe.

#### **Solution**

Agilent Technologies' term for a set of tools for debugging your target system. A solution includes probing, inverse assembly, the Agilent Technologies B4620B Source Correlation Tool Set, and possibly an emulation module.

#### Stand-alone Logic Analyzer

A standalone logic analyzer has a predefined set of hardware components which provide a specific set of capabilities. It is designed to perform logic analysis. A standalone logic analyzer differs from a mainframe logic analyzer in that it does not offer card slots for installation of additional capabilities, and its specifications are not modified based upon selection from a set of optional hardware boards that might be installed within its frame.

#### **Target Control Port**

An 8-bit, TTL port on a logic analysis system that you can use to send signals to your target system. It does not function like a pattern generator or emulation module, but more like a remote control for the target's switches.

#### **Target Interface Module**

A small circuit board which connects the 50-pin cable from an emulation module or emulation probe to signals from the debug port on a target system.

#### TIM

See Target Interface Module.

#### **Trace Port Analyzer**

A small logic analyzer which was specialized for PC-Trace function dedicated in Tx19/39 series processors.

#### **Trigger Specification**

A set of conditions that must be true before the instrument triggers. See the

printed or online documentation for your logic analyzer for details.

#### **Transition Board**

A board assembly that obtains signals connected to one side and rearranges them in a different order for delivery at the other side of the board.

#### 1/4-Flexible Adapter

An adapter that obtains one-quarter of the signals from an elastomeric probe adapter (one side of a target microprocessor) and makes them available for probing.

Glossary

# Index

| A                                    | writing, 115                     | high-density termination adapter cable                   |
|--------------------------------------|----------------------------------|----------------------------------------------------------|
| analysis probe                       | development port                 | definition, 132                                          |
| connecting to, 77                    | See debug port                   |                                                          |
| definition, 131                      | direct probing, 49               | I                                                        |
| overview, 2                          | directories                      | information sources, 24                                  |
| processors supported, 4              | software installation, 28        | init command, 118                                        |
| product numbers, 4                   | driver firmware error, 118       | installation, software, 25, 27–28                        |
| analysis probe problems, 97          |                                  | instruction cache                                        |
| erratic trace measurements, 98       | $\mathbf{E}$                     | cache, 99                                                |
| target system will not boot, 97      | elastomeric probe adapter        | intermodule measurement                                  |
| analyzer problems, 95                | definition, 131                  | problems, 101                                            |
| capacitive loading, 98               | emulation module                 | an event wasntcaptured', 101                             |
| intermittent data errors, 95         | 16600 installation, 61           | inverse assembler problems, 99                           |
| unwanted triggers, 95                | 16700A installation, 59          | incorrect inverse assembly, 99                           |
|                                      | connecting, 58-62, 64, 73-77     | no inverse assembly, 99                                  |
| В                                    | definition, 131                  | no inverse assembly, 99                                  |
| BDM port                             | description of, 3                | J                                                        |
| See debug port                       | product numbers, 4               | jumper, definition, 132                                  |
| BKG light, 123                       | target system design, 68–??      | jumper, definition, 132                                  |
| ouilt-in commands                    | emulation probe                  | L                                                        |
| list of commands, 113-115            | definition, 131                  | LAN                                                      |
|                                      | emulation solution               |                                                          |
| C                                    | See solution                     | problems, 120–121<br>lights                              |
| cable                                | equipment required               | 9                                                        |
| power, 15, 51                        | emulation module, 22             | See status lights                                        |
| cables                               | equipment supplied               | listing                                                  |
| emulator, 76                         | emulation module, 21–22          | incorrect, 99                                            |
| replacing, 107, 129                  | ordering information, 4          | loading configurations, vs. installing, 25               |
| cache                                | overview, 4                      | 27–28                                                    |
| trace problems and, 99               | error messages                   |                                                          |
| CD-ROM, installing software from, 28 | inverse assembler, 102           | M                                                        |
| checklist, setup, 14                 | extender, 131                    | mainframe logic analyzer                                 |
| cleaning, 107, 130                   |                                  | definition, 132                                          |
| clocks                               | F                                | male-to-male header                                      |
| slow, 104                            | files                            | definition, 132                                          |
| configuration                        | loading vs. installing, 26       | mask, subnet, 121                                        |
| flowchart, 14                        | flexible adapter                 | microprocessors supported, 4                             |
| configuration files                  | definition, 131                  |                                                          |
| installing, 25, 27–28                | flowchart, setup, 14             | P                                                        |
| connection 23, 27–28                 | nowenart, setup, 14              | performance verification test, 122                       |
|                                      | G                                | port number, emulation module, 113                       |
| emulation module, 57–58, 63–64       | general-purpose flexible adapter | power cord, ??–15, ??–51                                 |
| problems, LAN, 120                   |                                  | preprocessor                                             |
| connector board, 131                 | definition, 131                  | See analysis probe                                       |
|                                      | general-purpose probes, 49       | problems                                                 |
| <b>D</b>                             | TT                               | emulation module, 109–130                                |
| lebug port                           | H                                | processor support package, 28                            |
| connecting to, 76                    | high-density adapter cable       | processor support package, 26<br>processors supported, 4 |
| debuggers                            | definition, 131                  | processors supported, 4                                  |

| prompts, 115                      | boot failure, 97                   |
|-----------------------------------|------------------------------------|
| list of, 115                      | connecting to, 58–62, 64           |
| troubleshooting, 118              | designing for Agilent Technologies |
| prototype analyzer                | E2477A software, 48                |
| definition, 132                   | problems with, 116–??              |
| PV                                | requirements for emulation, 68–??  |
| See performance verification test | telnet, 113                        |
| •                                 | terminal interface                 |
| R                                 | See also built-in commands         |
| references, 24                    | tests, emulation module, 122–125   |
| register commands, 116            | trace                              |
| repair                            | erratic, 98                        |
| analysis probe, 106               | missing display, 96                |
| emulation module, 128–130         | trace port analyzer                |
| requirements                      | definition, 133                    |
| target system, 68–??              | product numbers, 4                 |
| RESET                             | transition board                   |
| light, 112                        | definition, 133                    |
| signal, 68                        | trigger                            |
| run control tool                  | unwanted, 95                       |
| See emulation control interface   | troubleshooting, 111               |
|                                   | analysis probe, 94                 |
| S                                 | emulation module, 109–130          |
| service, how to obtain, 106, 128  | turning on power, 15, 51           |
| setup assistant                   |                                    |
| definition, 132                   | U                                  |
| setup checklist, 14               | USER light, 112–??                 |
| slow clock, 111                   |                                    |
| software                          | $\mathbf{W}$                       |
| installing, 25                    | web sites                          |
| software probe                    | logic analyzers, 24                |
| See emulation module              |                                    |
| See emulation probe               |                                    |
| solution                          |                                    |
| at a glance, 2                    |                                    |
| definition, 132                   |                                    |
| solutions                         |                                    |
| description of, 2                 |                                    |
| product numbers, 4                |                                    |
| status lights, 112–??             |                                    |
| subnet mask, 121                  |                                    |
| Subject Hask, 121                 |                                    |
| Т                                 |                                    |
| target control port, 133          |                                    |
|                                   |                                    |
| target interface module (TIM)     |                                    |
| connecting, 76                    |                                    |
| definition, 133                   |                                    |
| target system                     |                                    |
|                                   |                                    |

©Copyright Agilent Technologies 1994-2000

All Rights Reserved. Reproduction, adaptation, or translation without prior written permission is prohibited, except as allowed under the copyright laws.

#### Restricted Rights Legend

Use, duplication, or disclosure by the U.S. Government is subject to restrictions set forth in subparagraph (C) (1) (ii) of the Rights in Technical Data and Computer Software Clause in DFARS 252.227-7013. Agilent Technologies, 3000 Hanover Street, Palo Alto, CA 94304 U.S.A.

Rights for non-DOD U.S. Government Departments and Agencies are set forth in FAR 52.227-19(c)(1,2).

#### **Document Warranty**

The information contained in this document is subject to change without notice.

Agilent Technologies makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability or fitness for a particular purpose.

Agilent Technologies shall not be liable for errors contained herein or for damages in connection with the furnishing, performance, or use of this material.

#### Safety

•This apparatus has been designed and tested in accordance with IEC Publication 1010, Safety Requirements for Measuring Apparatus, and has been supplied in a safe condition. This is a Safety Class I instrument (provided with terminal for protective earthing). Before applying power, verify that the correct safety precautions are taken (see the following warnings). In addition, note the external markings on the instrument that are described under "Safety Symbols."

#### Warning

- Before turning on the instrument, you must connect the protective earth terminal of the instrument to the protective conductor of the (mains) power cord. The mains plug shall only be inserted in a socket outlet provided with a protective earth contact. You must not negate the protective action by using an extension cord (power cable) without a protective conductor (grounding). Grounding one conductor of a two-conductor outlet is not sufficient protection.
- Only fuses with the required rated current, voltage, and specified type (normal blow, time delay, etc.) should be used. Do not use repaired fuses or short-circuited fuseholders. To do so could cause a shock or fire hazard.

- Service instructions are for trained service personnel. To avoid dangerous electric shock, do not perform any service unless qualified to do so. Do not attempt internal service or adjustment unless another person, capable of rendering first aid and resuscitation, is present.
- If you energize this instrument by an auto transformer (for voltage reduction), make sure the common terminal is connected to the earth terminal of the power source.
- Whenever it is likely that the ground protection is impaired, you must make the instrument inoperative and secure it against any unintended operation.
- Do not operate the instrument in the presence of flammable gasses or fumes. Operation of any electrical instrument in such an environment constitutes a definite safety hazard.
- Do not install substitute parts or perform any unauthorized modification to the instrument.
- Capacitors inside the instrument may retain a charge even if the instrument is disconnected from its source of supply.
- Use caution when exposing or handling the CRT. Handling or replacing the CRT shall be done only by qualified maintenance personnel.

#### Safety Symbols



Instruction manual symbol: the product is marked with this symbol when it is necessary for you to refer to the instruction manual in order to protect against damage to the product.



Hazardous voltage symbol.



Earth terminal symbol: Used to indicate a circuit common connected to grounded chassis.

#### WARNING

The Warning sign denotes a hazard. It calls attention to a procedure, practice, or the like, which, if not correctly performed or adhered to, could result in personal injury. Do not proceed beyond a Warning sign until the indicated conditions are fully understood and met.

#### **CAUTION**

The Caution sign denotes a hazard. It calls attention to an operating procedure, practice, or the like, which, if not correctly performed or adhered to, could result in damage to or destruction of part or all of the product. Do not proceed beyond a Caution symbol until the indicated conditions are fully understood or met.

#### **Product Warranty**

This Agilent Technologies product has a warranty against defects in material and workmanship for a period of one year from date of shipment. During the warranty period, Agilent Technologies Company will, at its option, either repair or replace products that prove to be defective.

For warranty service or repair, this product must be returned to a service facility designated by Agilent Technologies.

For products returned to Agilent Technologies for warranty service, the Buyer shall prepay shipping charges to Agilent Technologies and Agilent Technologies shall pay shipping charges to return the product to the Buyer. However, the Buyer shall pay all shipping charges, duties, and taxes for products returned to Agilent Technologies from another country.

Agilent Technologies warrants that its software and firmware designated by Agilent Technologies for use with an instrument will execute its programming instructions when properly installed on that instrument. Agilent Technologies does not warrant that the operation of the instrument software, or firmware will be uninterrupted or error free.

#### Limitation of Warranty

The foregoing warranty shall not apply to defects resulting from improper or inadequate maintenance by the Buyer, Buyer-supplied software or interfacing, unauthorized modification or misuse, operation outside of the environmental specifications for the product, or improper site preparation or maintenance.

No other warranty is expressed or implied. Agilent Technologies specifically disclaims the implied warranties of merchantability or fitness for a particular purpose.

#### **Exclusive Remedies**

The remedies provided herein are the buyer's sole and exclusive remedies. Agilent Technologies shall not be liable for any direct, indirect, special, incidental, or consequential damages, whether based on contract, tort, or any other legal theory.

#### Assistance

Product maintenance agreements and other customer assistance agreements are available for Agilent Technologies products.

For any assistance, contact your nearest Agilent Technologies Sales Office.

#### Certification

Agilent Technologies certifies that this product met its published specifications at the time of shipment from the factory. Agilent Technologies further certifies that its calibration measurements are traceable to the United States National Institute of Standards and Technology, to the extent allowed by the Institute's calibration facility, and to the calibration facilities of other International Standards Organization members.

#### About this edition

This is the Solutions for the Hitachi SH7709A/29 User's Guide.

Publication number E8022-97002, July 2000 Printed in USA.

New editions are complete revisions of the manual. Many product updates do not require manual changes; and, conversely, manual corrections may be done without accompanying product changes. Therefore, do not expect a one-to-one correspondence between product updates and manual updates.

UNIX is a registered trademark of The Open Group.

Windows, MS Windows, Windows NT, and MS-DOS are U.S. registered trademarks of Microsoft Corporation.

X/Open is a registered trademark, and the X device is a trademark of X/Open Company Ltd. in the UK and other countries.